NE5230, SA5230, SE5230 Low Voltage Operational Amplifier: PDIP 8 N Suffix CASE 626 SOIC 8 D Suffix CASE 751

Download as pdf or txt
Download as pdf or txt
You are on page 1of 18

NE5230, SA5230, SE5230

Low Voltage Operational


Amplifier
The NE5230 is a very low voltage operational amplifier that can
perform with a voltage supply as low as 1.8 V or as high as 15 V.
In addition, split or single supplies can be used, and the output will
swing to ground when applying the latter. There is a bias adjusting pin http://onsemi.com
which controls the supply current required by the device and thereby
controls its power consumption. If the part is operated at ±0.9 V
supply voltages, the current required is only 110 mA when the current
control pin is left open. Even with this low power consumption, the 8
device obtains a typical unity gain bandwidth of 250 kHz. When the 1 8
bias adjusting pin is connected to the negative supply, the unity gain 1
bandwidth is typically 600 kHz while the supply current is increased
SOIC−8 PDIP−8
to 600 mA. In this mode, the part will supply full power output beyond D SUFFIX N SUFFIX
the audio range. CASE 751 CASE 626
The NE5230 also has a unique input stage that allows the
common−mode input range to go above the positive and below the
negative supply voltages by 250 mV. This provides for the largest PIN CONNECTIONS
possible input voltages for low voltage applications. The part is also N, D Packages
internally−compensated to reduce external component count.
The NE5230 has a low input bias current of typically ±40 nA, and a NC 1 8 NC
large open−loop gain of 125 dB. These two specifications are −IN 2 7 VCC

beneficial when using the device in transducer applications. The large +IN 3 + 6 OUTPUT
open−loop gain gives very accurate signal processing because of the
VEE 4 5 BIAS ADJ.
large “excess” loop gain in a closed−loop system.
The output stage is a class AB type that can swing to within 100 mV
(Top View)
of the supply voltages for the largest dynamic range that is needed in
many applications. The NE5230 is ideal for portable audio equipment
and remote transducers because of its low power consumption, unity
DEVICE MARKING INFORMATION
gain bandwidth, and 30 nV/√Hz noise specification. See general marking information in the device marking
section on page 16 of this data sheet.
Features
• Works Down to 1.8 V Supply Voltages
ORDERING INFORMATION
• Adjustable Supply Current See detailed ordering and shipping information in the package
• Low Noise dimensions section on page 16 of this data sheet.

• Common−mode Includes Both Rails


• VOUT Within 100 mV of Both Rails
• Pb−Free Packages are Available

Applications
• Portable Precision Instruments
• Remote Transducer Amplifier
• Portable Audio Equipment
• Rail−to−Rail Comparators
• Half−wave Rectification without Diodes
• Remote Temperature Transducer with 4.0 to 20 mA Output
Transmission

© Semiconductor Components Industries, LLC, 2006 1 Publication Order Number:


March, 2006 − Rev. 4 NE5230/D
NE5230, SA5230, SE5230

MAXIMUM RATINGS
Rating Symbol Value Unit
Single Supply Voltage VCC 18 V
Dual Supply Voltage VS ±9 V
Input Voltage (Note 1) VIN ±9 (18) V
Differential Input Voltage (Note 1) ±VS V
Common−Mode Voltage (Positive) VCM VCC + 0.5 V
Common−Mode Voltage (Negative) VCM VEE − 0.5 V
Power Dissipation (Note 2) PD 500 mW
Thermal Resistance, Junction−to−Ambient RqJA °C/W
N Package 130
D Package 182
Operating Junction Temperature (Note 2) TJ 150 °C
Operating Temperature Range TA °C
NE 0 to 70
SA −40 to 85
SE −40 to 125
80 Output Short−Circuit Duration to Either Power Supply Pin (Notes 2 and 3) Indefinite s
Storage Temperature Tstg −65 to 150 °C
Lead Soldering Temperature (10 sec max) Tsld 230 °C
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
1. Can exceed the supply voltages when VS ≤ ±7.5 V (15 V).
2. The maximum operating junction temperature is 150°C. At elevated temperatures, devices must be derated according to the package thermal
resistance and device mounting conditions.
Derate above 25°C at the following rates:
N package at 7.7 mW/°C
D package at 5.5 mW/°C.
3. Momentary shorts to either supply are permitted in accordance to transient thermal impedance limitations determined by the package and
device mounting conditions.

RECOMMENDED OPERATING CONDITIONS


Characteristic Value Unit
Single Supply Voltage 1.8 to 15 V
Dual Supply Voltage ±0.9 to ±7.5 V
Common−Mode Voltage (Positive) VCC + 0.25 V
Common−Mode Voltage (Negative) VEE − 0.25 V
Temperature NE Grade 0 to +70 °C
SA Grade −40 to +85
SE Grade −40 to +125

http://onsemi.com
2
NE5230, SA5230, SE5230

DC AND AC ELECTRICAL CHARACTERISTIC Unless otherwise specified, ±0.9V ≤ Vs ≤ ±7.5 V or equivalent single supply,
RL = 10 kW, full input common−mode range, over full operating temperature range.

Characteristic Symbol Test Conditions Bias Min Typ Max Unit


NE5230, SA5230
Offset Voltage VOS TA = 25°C Any 0.4 3.0 mV
TA = Tlow to Thigh Any 3.0 4.0
Drift VOS Any 2.0 5.0 mV/°C
Offset Current IOS High 3.0 50 nA
TA = 25°C
Low 3.0 30
High 100
TA = Tlow to Thigh
Low 60
Drift IOS High 0.5 1.4 nA/°C
Low 0.3 1.4
Bias Current IB High 40 150 nA
TA = 25°C
Low 20 60
High 200
TA = Tlow to Thigh
Low 150
Drift IB High 2.0 4.0 nA/°C
Low 2.0 4.0
Supply Current IS Low 110 160 mA
TA = 25°C
High 600 750
VS = ±0.9 V
Low 250
TA = Tlow to Thigh
High 800
Low 320 550 mA
TA = 25°C
High 1100 1600
VS = ±7.5 V
Low 600
TA = Tlow to Thigh
High 1700
Common−Mode Input Range VCM VOS ≤ 6 mV, TA = 25°C Any V− − 0.25 V+ + 0.25 V
VOS ≤ 6 mV, TA = Tlow to Thigh Any V− V+
Common−Mode Rejection Ratio CMRR RS = 10 kW; VCM = ±7.5 V; Any 85 95 dB
TA = 25°C
VS = ±7.5 V
RS = 10 kW; VCM = ±7.5 V; Any 80
TA = Tlow to Thigh
Power Supply Rejection Ratio PSRR High 90 105 dB
TA = 25°C
Low 85 95
High 75
VOS v 6 mV, TA = Tlow to Thigh
Low 80
Load Current Source IL VS = ±0.9 V; TA = 25°C High 4.0 6 mA
Sink VS = ±0.9 V; TA = 25°C High 5.0 7
Source VS = ±7.5 V; TA = 25°C High 16
Sink VS = ±7.5 V; TA = 25°C High 32
Source VS = ±0.9 V; TA = Tlow to Thigh Any 1.0 5
Sink VS = ±0.9 V; TA = Tlow to Thigh Any 2.0 6
Source VS = ±7.5 V; TA = Tlow to Thigh Any 4.0 10
Sink VS = ±7.5 V; TA = Tlow to Thigh Any 5.0 15
For NE5230 devices, Tlow = 0°C and Thigh = +70°C. For SA5230 devices, Tlow = −40°C and Thigh = +85°C.

http://onsemi.com
3
NE5230, SA5230, SE5230

DC AND AC ELECTRICAL CHARACTERISTIC Unless otherwise specified, ±0.9V ≤ Vs ≤ ±7.5 V or equivalent single supply,
RL = 10 kW, full input common−mode range, over full operating temperature range.

Characteristic Symbol Test Conditions Bias Min Typ Max Unit


SE5230
Offset Voltage VOS TA = 25°C Any 0.4 3.0 mV
TA = Tlow to Thigh Any 3.0 4.0
Drift VOS Any 2.0 5.0 mV/°C
Offset Current IOS High 3.0 50 nA
TA = 25°C
Low 3.0 30
High 100
TA = Tlow to Thigh
Low 60
Drift IOS High 0.5 1.4 nA/°C
Low 0.3 1.4
Bias Current IB High 40 150 nA
TA = 25°C
Low 20 60
High 300
TA = Tlow to Thigh
Low 300
Drift IB High 2.0 4.0 nA/°C
Low 2.0 4.0
Supply Current IS Low 110 160 mA
TA = 25°C
High 600 750
VS = ±0.9 V
Low 275
TA = Tlow to Thigh
High 850
Low 320 550 mA
TA = 25°C
High 1100 1600
VS = ±7.5 V
Low 600
TA = Tlow to Thigh
High 1700
Common−Mode Input Range VCM VOS ≤ 6 mV, TA = 25°C Any V− − 0.25 V+ + 0.25 V
VOS ≤ 20 mV, TA = Tlow to Thigh Any V− V+
Common−Mode Rejection Ratio CMRR RS = 10 kW; VCM = ±7.5 V; Any 85 95 dB
TA = 25°C
VS = ±7.5 V
RS = 10 kW; VCM = ±7.5 V; Any 80
TA = Tlow to Thigh
Power Supply Rejection Ratio PSRR High 90 105 dB
TA = 25°C
Low 85 95
High 75
TA = Tlow to Thigh
Low 80
Load Current Source IL VS = ±0.9 V; TA = 25°C High 4.0 6 mA
Sink VS = ±0.9 V; TA = 25°C High 5.0 7
Source VS = ±7.5 V; TA = 25°C High 16
Sink VS = ±7.5 V; TA = 25°C High 32
Source VS = ±0.9 V; TA = Tlow to Thigh Any 1.0 5
Sink VS = ±0.9 V; TA = Tlow to Thigh Any 2.0 6
Source VS = ±7.5 V; TA = Tlow to Thigh Any 4.0 10
Sink VS = ±7.5 V; TA = Tlow to Thigh Any 5.0 15
For SE5230 devices, Tlow = −40°C and Thigh = +125°C.

http://onsemi.com
4
NE5230, SA5230, SE5230

DC AND AC ELECTRICAL CHARACTERISTIC Unless otherwise specified, ±0.9V ≤ Vs ≤ ±7.5 V or equivalent single supply,
RL = 10 kW, full input common−mode range, over full operating temperature range.

Characteristic Symbol Test Conditions Bias Min Typ Max Unit


NE5230, SA5230, SE5230
Large−Signal Open−Loop Gain AVOL VS = ±7.5 V High 120 2000 V/mV
RL = 10 kW; TA = 25°C
Low 60 750
High 100
TA = Tlow to Thigh
Low 50
Output Voltage Swing VOUT TA = 25°C +SW Any 750 800 mV
TA = 25°C −SW Any 750 800
VS = ±0.9 V
TA = Tlow to Thigh; +SW Any 700
TA = Tlow to Thigh; −SW Any 700
TA = 25°C +SW Any 7.30 7.35 V
TA = 25°C −SW Any −7.32 −7.35
VS = ±7.5 V
TA = Tlow to Thigh; +SW Any 7.25 7.30
TA = Tlow to Thigh; −SW Any −7.30 −7.35
Slew Rate SR High 0.25 V/ms
TA = 25°C
Low 0.09 V/ms
Inverting Unity Gain Bandwidth BW High 0.6 MHz
CL = 100 pF; TA = 25°C
Low 0.25 MHz
Phase Margin qM CL = 100 pF; TA = 25°C Any 70 °
Settling Time tS High 2.0 ms
CL = 100 pF, 0.1%
Low 5.0 ms
Input Noise VINN High 30 nV/√Hz
RS = 0 W; f = 1.0 kHz
Low 60 nV/√Hz
Total Harmonic Distortion THD VS = ±7.5 V %
High 0.003
AV = 1; VIN = 500 mV; f = 1.0 kHz
VS = ±0.9 V %
High 0.002
AV = 1, VIN = 500 mV; f = 1.0 kHz

For NE5230 devices, Tlow = 0°C and Thigh = +70°C. For SA5230 devices, Tlow = −40°C and Thigh = +85°C.
For SE5230 devices, Tlow = −40°C and Thigh = +125°C.

http://onsemi.com
5
NE5230, SA5230, SE5230

THEORY OF OPERATION
Input Stage voltage moves from the range where only the NPN pair was
Operational amplifiers which are able to function at operating to where both of the input pairs were operating, the
minimum supply voltages should have input and output effective transconductance would change by a factor of two.
stage swings capable of reaching both supply voltages Frequency compensation for the ranges where one input pair
within a few millivolts in order to achieve ease of quiescent was operating would, of course, not be optimal for the range
biasing and to have maximum input/output signal handling where both pairs were operating. Secondly, fast changes in
capability. The input stage of the NE5230 has a the common−mode voltage would abruptly saturate and
common−mode voltage range that not only includes the restore the emitter current sources, causing transient
entire supply voltage range, but also allows either supply to distortion. These problems were overcome by assuring that
be exceeded by 250 mV without increasing the input offset only the input transistor pair which is able to function
voltage by more than 6.0 mV. This is unequalled by any properly is active. The NPN pair is normally activated by the
other operational amplifier today. current source IB1 through Q5 and the current mirror Q6 and
In order to accomplish the feat of rail−to−rail input Q7, assuming the PNP pair is non−conducting. When the
common−mode range, two emitter−coupled differential common−mode input voltage passes below the reference
pairs are placed in parallel so that the common−mode voltage, VB1 − 0.8 V at the base of Q5, the emitter current is
voltage of one can reach the positive supply rail and the other gradually steered toward the PNP pair, away from the NPN
can reach the negative supply rail. The simplified schematic pair. The transfer of the emitter currents between the
of Figure 1 shows how the complementary emitter−coupler complementary input pairs occurs in a voltage range of
transistors are configured to form the basic input stage cell. about 120 mV around the reference voltage VB1. In this way
Common−mode input signal voltages in the range from the sum of the emitter currents for each of the NPN and PNP
0.8 V above VEE to VCC are handled completely by the NPN transistor pairs is kept constant; this ensures that the
pair, Q3 and Q4, while common−mode input signal voltages transconductance of the parallel combination will be
in the range of VEE to 0.8 V above VEE are processed only constant, since the transconductance of bipolar transistors is
by the PNP pair, Q1 and Q2. The intermediate range of input proportional to their emitter currents.
voltages requires that both the NPN and PNP pairs are An essential requirement of this kind of input stage is to
operating. The collector currents of the input transistors are minimize the changes in input offset voltage between that of
summed by the current combiner circuit composed of the NPN and PNP transistor pair which occurs when the
transistors Q8 through Q11 into one output current. input common−mode voltage crosses the internal reference
Transistor Q8 is connected as a diode to ensure that the voltage, VB1. Careful circuit layout with a cross−coupled
outputs of Q2 and Q4 are properly subtracted from those of quad for each input pair has yielded a typical input offset
Q1 and Q3. voltage of less than 0.3 mV and a change in the input offset
The input stage was designed to overcome two important voltage of less than 0.1 mV.
problems for rail−to−rail capability. As the common−mode

VCC

R10 R11 +
V Vb2

Q10 Q11
Ib1

VIN− Q3 Q2 Q4 VIN+
Q1 IOUT

Q5 Q8 Q9

+
V Vb1 Q6 Q7 R8 R9

VEE

Figure 1. Input Stage

http://onsemi.com
6
NE5230, SA5230, SE5230

Output Stage combined voltages across diodes D1 and D2 are


Processing output voltage swings that nominally reach to proportional to the logarithm of the square of the reference
less than 100 mV of either supply voltage can only be current IB1. When the diode characteristics and
achieved by a pair of complementary common−emitter temperatures of the pairs Q1, D1 and Q3, Q2 are equal, the
connected transistors. Normally, such a configuration relation IOP × ION − IB1 × IB1 is satisfied.
causes complex feed−forward signal paths that develop by Separating the functions of biasing and driving prevents
combining biasing and driving which can be found in the driving signals from becoming delayed by the biasing
previous low supply voltage designs. The unique output circuit. The output Darlington transistors are directly
stage of the NE5230 separates the functions of driving and accessible for in−phase driving signals on the bases of Q5
biasing, as shown in the simplified schematic of Figure 2 and and Q2. This is very important for simple high−frequency
has the advantage of a shorter signal path which leads to compensation. The output transistors can be high−frequency
increasing the effective bandwidth. compensated by Miller capacitors CM1A and CM1B
This output stage consists of two parts: the Darlington connected from the collectors to the bases of the output
output transistors and the class AB control regulator. The Darlington transistors.
output transistor Q3 connected with the Darlington A general−purpose op amp of this type must have enough
transistors Q4 and Q5 can source up to 10 mA to an output open−loop gain for applications when the output is driving
load. The output of NPN Darlington connected transistors a low resistance load. The NE5230 accomplishes this by
Q1 and Q2 together are able to sink an output current of inserting an intermediate common−emitter stage between
10 mA. Accurate and efficient class AB control is necessary the input and output stages. The three stages provide a very
to insure that none of the output transistors are ever large gain, but the op amp now has three natural dominant
completely cut off. This is accomplished by the differential poles − one at the output of each common−emitter stage.
amplifier (formed by Q8 and Q9) which controls the biasing Frequency compensation is implemented with a simple
of the output transistors. The differential amplifier compares scheme of nested, pole−splitting Miller integrators. The
the summed voltages across two diodes, D1 and D2, at the Miller capacitors CM1A and CM1B are the first part of the
base of Q8 with the summed voltages across the nested structure, and provide compensation for the output
base−emitter diodes of the output transistors Q1 and Q3. The and intermediate stages. A second pair of Miller integrators
base−emitter voltage of Q3 is converted into a current by Q6 provide pole−splitting compensation for the pole from the
and R6 and reconverted into a voltage across the input stage and the pole resulting from the compensated
base−emitter diode of Q7 and R7. The summed voltage combination of poles from the intermediate and output
across the base−emitter diodes of the output transistors Q3 stages. The result is a stable, internally−compensated op
and Q1 is proportional to the logarithm of the product of the amp with a phase margin of 70°.
push and pull currents IOP and ION, respectively. The

VCC

R6
Ib1 Ib2 Ib3

Q6 Q3

Vb5 Q5 IOP

CM1B Q4

VOUT
CM1A

Vb2 Q2 ION
Q8 Q9

R7
D1

Ib4 Q7 Q1

Ib5
D2
VEE
Figure 2. Output Stage

http://onsemi.com
7
NE5230, SA5230, SE5230

THERMAL CONSIDERATIONS negative supply. The resistor can be selected between 1.0 W
When using the NE5230, the internal power dissipation to 100 kW to provide any required supply current over the
capabilities of each package should be considered. indicated range. In addition, a small varying voltage on the
ON Semiconductor does not recommend operation at die bias current control pin could be used for such exotic things
temperatures above 110°C in the SO package because of its as changing the gain−bandwidth for voltage controlled low
inherently smaller package mass. Die temperatures of pass filters or amplitude modulation. Furthermore, control
150°C can be tolerated in all the other packages. With this over the slew rate and the rise time of the amplifier can be
in mind, the following equation can be used to estimate the obtained in the same manner. This control over the slew rate
die temperature: also changes the settling time and overshoot in pulse
Tj + Tamb ) (PD qJA) (eq. 1) response applications. The settling time to 0.1% changes
from 5.0 ms at low bias to 2.0 ms at high bias. The supply
Where current control can also be utilized for wave−shaping
Tamb = Ambient Temperature applications such as for pulse or triangular waveforms. The
Tj = Die Temperature gain−bandwidth can be varied from between 250 kHz at low
PD = Power Dissipation bias to 600 kHz at high bias current. The slew rate range is
= (ICC x VCC) 0.08 V/ms at low bias and 0.25 V/ms at high bias.
qJA = Package Thermal Resistance
= 270°C/W for SO−8 in PC Board Mounting
800

POWER SUPPLY CURRENT (mA)


See the packaging section for information regarding other 700
methods of mounting. 600
qJA − 100°C/W for the plastic DIP. 500
The maximum supply voltage for the part is 15 V and the 400
typical supply current is 1.1 mA (1.6 mA max). For
300
operation at supply voltages other than the maximum, see
the data sheet for ICC versus VCC curves. The supply current
is somewhat proportional to temperature and varies no more 200
than 100 mA between 25°C and either temperature extreme.
Operation at higher junction temperatures than that
recommended is possible but will result in lower Mean Time 100
100 200 300 400 500 600700
Between Failures (MTBF). This should be considered
before operating beyond recommended die temperature UNITY GAIN BANDWIDTH (kHz)
because of the overall reliability degradation.
Figure 3. Unity Gain Bandwidth vs. Power Supply
DESIGN TECHNIQUES AND APPLICATIONS Current for VCC = ±0.9 V
The NE5230 is a very user−friendly amplifier for an
engineer to design into any type of system. The supply 1.4
VCC − 15V TA − 25°C
current adjust pin (Pin 5) can be left open or tied through a 1.2
VCC − 12V
pot or fixed resistor to the most negative supply (i.e., ground
1.0 VCC − 9V
ICC CURRENT (mA)

for single supply or to the negative supply for split supplies).


The minimum supply current is achieved by leaving this pin VCC − 6V
0.8 VCC − 3V
open. In this state it will also decrease the bandwidth and
slew rate. When tied directly to the most negative supply, the 0.6 VCC − 2V
device has full bandwidth, slew rate and ICC. The 0.4
programming of the current−control pin depends on the VCC − 1.8V
trade−offs which can be made in the designer’s application. 0.2
The graphs in Figures 3 and 4 will help by showing
0.0 0
bandwidth versus ICC. As can be seen, the supply current can 10 101 102 103 104 105
be varied anywhere over the range of 100 mA to 600 mA for RADJ (W)
a supply voltage of 1.8 V. An external resistor can be Figure 4. ICC Current vs. Bias Current Adjusting
inserted between the current control pin and the most Resistor for Several Supply Voltages

http://onsemi.com
8
NE5230, SA5230, SE5230

The full output power bandwidth range for VCC equals swing less than 100 mV of either supply voltage. Many
2.0 V, is above 40 kHz for the maximum bias current setting competitive parts will show severe clipping caused by input
and greater than 10 kHz at the minimum bias current setting. common−mode limitations. The NE5230 in this
If extremely low signal distortion (<0.05%) is required at configuration offers more freedom for quiescent biasing of
low supply voltages, exclude the common−mode crossover the inputs close to the positive supply rail where similar op
point (VB1) from the common−mode signal range. This can amps would not allow signal processing.
be accomplished by proper bias selection or by using an There are not as many considerations when designing
inverting amplifier configuration. with the NE5230 as with other devices. Since the NE5230
Most single supply designs necessitate that the inputs to is internally−compensated and has a unity gain−bandwidth
the op amp be biased between VCC and ground. This is to of 600 kHz, board layout is not so stringent as for very high
assure that the input signal swing is within the working frequency devices such as the NE5205. The output
common−mode range of the amplifier. This leads to another capability of the NE5230 allows it to drive relatively high
helpful and unique property of the NE5230 that other CMOS capacitive loads and small resistive loads. The power supply
and bipolar low voltage parts cannot achieve. It is the simple pins should be decoupled with a low−pass RC network as
fact that the input common−mode voltage can go beyond close to the supply pins as possible to eliminate 60 Hz and
either the positive or negative supply voltages. This benefit other external power line noise, although the power supply
is made very clear in a non−inverting voltage−follower rejection ratio (PSRR) for the part is very high. The pinout
configuration. This is shown in Figure 5 where the input sine for the NE5230 is the same as the standard single op amp
wave allows an undistorted output sine wave which will pinout with the exception of the bias current adjusting pin.

V+
V+
+

V−
V−

V+

NE5230

V−

V+

OTHER
PARTS

V−

Figure 5. In a non−inverting voltage−follower configuration, the NE5230 will give full rail−to−rail swing.
Other low voltage amplifiers will not because they are limited by their input common−mode
range and output swing capability.

http://onsemi.com
9
NE5230, SA5230, SE5230

REMOTE TRANSDUCER WITH CURRENT Where VCC min is the worst−case power supply voltage
TRANSMISSION (approximately 1.8 V) that will still keep the part
There are many ways to transmit information along two operational. As an example, when using a 15 V remote
wires, but current transmission is the most beneficial when power supply, a current sensing resistor of 1.0 W, and an
the sensing of remote signals is the aim. It is further input voltage (VIN) of 20 mV, the output current (IL) is
enhanced in the form of 4.0 to 20 mA information which is 20 mA. Furthermore, a load resistance of zero to
used in many control−type systems. This method of approximately 650 W can be inserted in the loop without any
transmission provides immunity from line voltage drops, change in current when the bias current−control pin is tied
large load resistance variations, and voltage noise pickup. to the negative supply pin. The voltage drop across the load
The zero reference of 4mA not only can show if there is a and line resistance will not affect the NE5230 because it will
break in the line when no current is flowing, but also can operate down to 1.8 V. With a 15 V remote supply, the
power the transducer at the remote location. Usually the voltage available at the amplifier is still enough to power it
transducer itself is not equipped to provide for the current with the maximum 20 mA output into the 650 W load.
transmission. The unique features of the NE5230 can
provide high output current capability coupled with low VCC IOUT
power consumption. It can be remotely connected to the 3 7 +REMOTE
+ V POWER
transducer to create a current loop with minimal external 6
− SUPPLY
components. The circuits for this are shown in Figures 6 NE5230
and 7. Here, the part is configured as a voltage−to−current, 2 5
− 4
or transconductance amplifier. This is a novel circuit that VEE
T
takes advantage of the NE5230’s large open−loop gain. In R
A
RL
AC applications, the load current will decrease as the N
S
open−loop gain rolls off in magnitude. The low offset D
U VIN
voltage and current sinking capabilities of the NE5230 must C RC
E
also be considered in this application. R

The NE5230 circuit shown in Figure 6 is a pseudo


transistor configuration. The inverting input is equivalent to
the “base,” the point where VEE and the non−inverting input NOTES:
meet is the “emitter,” and the connection after the output 1. IOUT = VIN/RC
diode meets the VCC pin is the collector. The output diode V * 1.8V * V INMAX For RC = 1.0 W
2. RL MAX ≈ REMOTE I OUT
I OUT V IN
is essential to keep the output from saturating in this
4mA 4mV
configuration. From here it can be seen that the base and 20mA 20mV
emitter form a voltage−follower and the voltage present at
RC must equal the input voltage present at the inverting Figure 6. The NE5230 as a Remote Transducer
input. Also, the emitter and collector form a Transconductance Amp with 4.0 − 20 mA Current
Transmission Output Capability
current−follower and the current flowing through RC is
equivalent to the current through RL and the amplifier. This
sets up the current loop. Therefore, the following equation
can be formulated for the working current transmission line. +
The load current is: RC
VIN
V
IL + IN (eq. 2)
VCC
RC − 3 +
7
+ VCC
and proportional to the input voltage for a set RC. Also, the 6 −
current is constant no matter what load resistance is used NE5230
while within the operating bandwidth range of the op amp. 2 5
− 4
When the NE5230’s supply voltage falls past a certain point, VEE
+ IOUT
the current cannot remain constant. This is the “voltage RL
compliance” and is very good for this application because of
the near rail output voltage. The equation that determines the
voltage compliance as well as the largest possible load Figure 7. The Same Type of Circuit as Figure 6, but
resistor for the NE5230 is as follows: for Sourcing Current to the Load
[Vremote supply * VCC min * VIN max]
RLmax +
IL
(eq. 3)

http://onsemi.com
10
NE5230, SA5230, SE5230

What this means is that several instruments, such as a chart ground to convert the current back to voltage. Again, the
recorder, a meter, or a controller, as well as a long cable, can current sensing resistor will set up the transconductance and
be connected in series on the loop and still obtain accurate the part will receive power from the line.
readings if the total resistance does not exceed 650 W.
Furthermore, any variation of resistance in this range will TEMPERATURE TRANSDUCER
not change the output current. A variation on the previous circuit makes use of the supply
Any voltage output type transducer can be used, but one current control pin. The voltage present at this pin is
that does not need external DC voltage or current excitation proportional to absolute temperature (PTAT) because it is
to limit the maximum possible load resistance is preferable. produced by the amplifier bias current through an internal
Even this problem can be surmounted if the supply power resistor divider in a PTAT cell. If the control pin is connected
needed by the transducer is compatible with the NE5230. to the input pin, the NE5230 itself can be used as a
The power goes up the line to the transducer and amplifier temperature transducer. If the center tap of a resistive pot is
while the transducer signal is sent back via the current output connected to the control pin with one side to ground and the
of the NE5230 transconductance configuration. other to the inverting input, the voltage can be changed to
The voltage range on the input can be changed for give different temperature versus output current conditions
transducers that produce a large output by simply increasing (Figure 8). For additional control, the output current is still
the current sense resistor to get the corresponding 4.0 to proportional to the input voltage differential divided by the
20 mA output current. If a very long line is used which current sense resistor.
causes high line resistance, a current repeater could be When using the NE5230 as a temperature transducer, the
inserted into the line. The same configuration of Figure 7 can thermal considerations in the previous section must be kept
be used with exception of a resistor across the input and line in mind.

VCC IOUT
3 7 +REMOTE
+ V POWER
− SUPPLY
6
NE5230
2 5

V
4 EE
10W RL

200

RC

NOTES:
1. IOUT = VIN/RC
V * 1.8V * V INMAX
2. RL MAX ≈ REMOTE For RC = 1W
I OUT
I OUT V IN
4mA 4mV
20mA 20mV

Figure 8. NE5230 remote temperature transducer utilizing 4.0 − 20 mA current transmission. This application
shows the use of the accessibility of the PTAT cell in the device to make the part, itself, a transducer.

http://onsemi.com
11
NE5230, SA5230, SE5230

HALF−WAVE RECTIFIER WITH This makes it possible to bias the NE5230 into “saturation”
RAIL−TO−GROUND OUTPUT SWING and obtain half−wave rectification with good recovery. The
Since the NE5230 input common−mode range includes simplicity of biasing and the rail−to−ground half−sine wave
both positive and negative supply rails and the output can swing are unique to this device. The circuit gain can be
also swing to either supply, achieving half−wave rectifier changed by the standard op amp gain equations for an
functions in either direction becomes a simple task. All that inverting configuration.
is needed are two external resistors; there is no need for It can be seen in these configurations that the op amp
diodes or matched resistors. Moreover, it can have either cannot respond to one−half of the incoming waveform. It
positive− or negative−going outputs, depending on the way cannot respond because the waveform forces the amplifier
the bias is arranged. In Figure 9, the circuit is biased to to swing the output beyond either ground or the positive
ground, while circuit (Figure 10) is biased to the positive supply rail, depending on the biasing, and, also, the output
supply. This rather unusual biasing does not cause any cannot disengage during this half cycle. During the other
problems with the NE5230 because of the unique internal half cycle, however, the amplifier achieves a half−wave that
saturation detectors incorporated into the part to keep the can have a peak equal to the total supply voltage. The
PNP and NPN output transistors out of “hard” saturation. It photographs in Figure 11 show the effect of the different
is therefore relatively quick to recover from a saturated biasing schemes, as well as the wide bandwidth (it works
output condition. Furthermore, the device does not have over the full audio range), that the NE5230 can achieve in
parasitic current draw when the output is biased to either rail. this configuration.

Half−Wave Rectifier With Positive−Going Output Swings

10W

VCC
10W
2
VIN − 7
6
VOUT
3 5 VCC
+
4
O
t

Figure 9. Rail−to−Ground Output Swing Referenced to Ground

VCC

3
+ 7
6
VOUT
10W 2 5

VIN 4 VCC
10W
VCC
t

Figure 10. Negative−Going Output Referenced to VCC

http://onsemi.com
12
NE5230, SA5230, SE5230

500 mV/Div 200mS /Div 500 mV/Div 20 mS/Div


Biased to Ground Biased to Ground

500 mV/Div 20 mS/Div


Biased to Positive Rail

Figure 11. Performance Waveforms for the Circuits in Figures 9 and 10.
Good response is shown at 1.0 and 10 kHz for both circuits under full swing with a 2.0 V supply.

http://onsemi.com
13
NE5230, SA5230, SE5230

By adding another NE5230 in an inverting summer waveform can be referenced to the supply or ground,
configuration at the output of the half−wave rectifier, a depending on the half−wave configuration. Again, no
full−wave can be realized. The values for the input and diodes are needed to achieve the rectification.
feedback resistors must be chosen so that each peak will This circuit could be used in conjunction with the remote
have equal amplitudes. A table for calculating values is transducer to convert a received AC output signal into a DC
included in Figure 12. The summing network combines the level at the full−wave output for meters or chart recorders
input signal at the half−wave and adds it to double the that need DC levels.
half−wave’s output, resulting in the full−wave. The output

500mV 500mV 520ms


INPUT

HALF-WAVE
OUTPUT

+VIN FULL-WAVE
OUTPUT
a
500mV
b
−VIN
R3 R5

3 VCC
+ 7
6 R4 2
+VIN A1 − 7 +VIN
a R1 5 a b
2 − 4 6
A2 +VB
b 3 5 FULL-WAVE
−VIN VEE + 4
R2

+VB VEE
NOTES:
R2 = 2 R1 0
R4 = R5 = R3
+VB will vary output reference. 2a
For single supply operation VEE
can be grounded on A2. −2VIN
HALF-WAVE

Figure 12. Adding an Inverting Summer to the Input and Output of the Half−Wave will Result in Full−Wave

http://onsemi.com
14
NE5230, SA5230, SE5230

CONCLUSION REFERENCES
The NE5230 is a versatile op amp in its own right. The part 1. Johan H. Huijsing, Multi−stage Amplifier with
was designed to give low voltage and low power operation Capacitive Nesting for Frequency Compensation,
without the limitations of previously available amplifiers U.S. Patent Application Serial No. 602.234, filed
that had a multitude of problems. The previous application April 19, 1984.
examples are unique to this amplifier and save the user 2. Bob Blauschild, Differential Amplifier with
money by excluding various passive components that would Rail−to−Rail Capability, U.S. Patent Application
have been needed if not for the NE5230’s special input and Serial No. 525.181, filed August 23, 1983.
output stages. 3. Operational Amplifiers − Characteristics and
The NE5230 has a combination of novel specifications Applications, Robert G. Irvine, Prentice−Hall, Inc.,
which allows the designer to implement it easily into Englewood Cliffs, NJ 07632, 1981.
existing low−supply voltage designs and to enhance their 4. Transducer Interface Handbook − A Guide to
performance. It also offers the engineer the freedom to Analog Signal Conditioning, Edited by Daniel H.
achieve greater amplifier system design goals. The low input Sheingold, Analog Devices, Inc., Norwood, MA
referenced noise voltage eases the restrictions on designs 02062, 1981.
where S/N ratios are important. The wide full−power
bandwidth and output load handling capability allow it to fit
into portable audio applications. The truly ample open−loop
gain and low power consumption easily lend themselves to
the requirements of remote transducer applications. The
low, untrimmed typical offset voltage and low offset
currents help to reduce errors in signal processing designs.
The amplifier is well isolated from changes on the supply
lines by its typical power supply rejection ratio of 105 dB.

http://onsemi.com
15
NE5230, SA5230, SE5230

MARKING DIAGRAMS

8 8 8
N5230 S5230 S5230 NE5230N SA5230N
ALYW ALYW ALYWE AWL AWL
G G G YYWWG YYWWG
1 1 1

SOIC−8 PDIP−8
D SUFFIX N SUFFIX
CASE 751 CASE 626
A = Assembly Location
WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or G = Pb−Free Package

ORDERING INFORMATION
Device Description Temperature Range Shipping†
NE5230D 8−Pin Plastic Small Outline (SO−8) Package 0°C to +70°C 98 Units / Rail
8−Pin Plastic Small Outline (SO−8) Package
NE5230DG 0°C to +70°C 98 Units / Rail
(Pb−Free)

NE5230DR2 8−Pin Plastic Small Outline (SO−8) Package 0°C to +70°C 2500 / Tape & Reel
8−Pin Plastic Small Outline (SO−8) Package
NE5230DR2G 0°C to +70°C 2500 / Tape & Reel
(Pb−Free)

NE5230N 8−Pin Plastic Dual In−Line Package (PDIP−8) 0°C to +70°C 50 Units / Rail
8−Pin Plastic Dual In−Line Package (PDIP−8)
NE5230NG 0°C to +70°C 50 Units / Rail
(Pb−Free)

SA5230D 8−Pin Plastic Small Outline (SO−8) Package −40°C to +85°C 98 Units / Rail
8−Pin Plastic Small Outline (SO−8) Package
SA5230DG −40°C to +85°C 98 Units / Rail
(Pb−Free)

SA5230DR2 8−Pin Plastic Small Outline (SO−8) Package −40°C to +85°C 2500 / Tape & Reel
8−Pin Plastic Small Outline (SO−8) Package
SA5230DR2G −40°C to +85°C 2500 / Tape & Reel
(Pb−Free)

SA5230N 8−Pin Plastic Dual In−Line Package (PDIP−8) −40°C to +85°C 50 Units / Rail
8−Pin Plastic Dual In−Line Package (PDIP−8)
SA5230NG −40°C to +85°C 50 Units / Rail
(Pb−Free)

SE5230D 8−Pin Plastic Small Outline (SO−8) Package −40°C to +125°C 98 Units / Rail
SE5230DR2 8−Pin Plastic Small Outline (SO−8) Package −40°C to +125°C 2500 / Tape & Reel
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.

http://onsemi.com
16
NE5230, SA5230, SE5230

PACKAGE DIMENSIONS

PDIP−8
CASE 626−05
ISSUE L
NOTES:
1. DIMENSION L TO CENTER OF LEAD WHEN
FORMED PARALLEL.
8 5 2. PACKAGE CONTOUR OPTIONAL (ROUND OR
SQUARE CORNERS).
3. DIMENSIONING AND TOLERANCING PER ANSI
−B− Y14.5M, 1982.

1 4 MILLIMETERS INCHES
DIM MIN MAX MIN MAX
A 9.40 10.16 0.370 0.400
B 6.10 6.60 0.240 0.260
F C 3.94 4.45 0.155 0.175
D 0.38 0.51 0.015 0.020
NOTE 2 −A− F 1.02 1.78 0.040 0.070
L G 2.54 BSC 0.100 BSC
H 0.76 1.27 0.030 0.050
J 0.20 0.30 0.008 0.012
K 2.92 3.43 0.115 0.135
C L 7.62 BSC 0.300 BSC
M −−− 10_ −−− 10_
J N 0.76 1.01 0.030 0.040
−T−
SEATING N
PLANE
M
D K
H G
0.13 (0.005) M T A M B M

http://onsemi.com
17
NE5230, SA5230, SE5230

PACKAGE DIMENSIONS

SOIC−8 NB
CASE 751−07
ISSUE AG
NOTES:
1. DIMENSIONING AND TOLERANCING PER
−X− ANSI Y14.5M, 1982.
A 2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE
MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
8 5 PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR
B S 0.25 (0.010) M Y M PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL
1 IN EXCESS OF THE D DIMENSION AT
4 MAXIMUM MATERIAL CONDITION.
−Y− K 6. 751−01 THRU 751−06 ARE OBSOLETE. NEW
STANDARD IS 751−07.

G MILLIMETERS INCHES
DIM MIN MAX MIN MAX
C N X 45 _ A 4.80 5.00 0.189 0.197
B 3.80 4.00 0.150 0.157
SEATING
PLANE C 1.35 1.75 0.053 0.069
−Z− D 0.33 0.51 0.013 0.020
G 1.27 BSC 0.050 BSC
0.10 (0.004) H 0.10 0.25 0.004 0.010
H M J J 0.19 0.25 0.007 0.010
D K 0.40 1.27 0.016 0.050
M 0_ 8_ 0 _ 8 _
N 0.25 0.50 0.010 0.020
0.25 (0.010) M Z Y S X S
S 5.80 6.20 0.228 0.244

SOLDERING FOOTPRINT*

1.52
0.060

7.0 4.0
0.275 0.155

0.6 1.270
0.024 0.050

SCALE 6:1 ǒinches


mm Ǔ

*For additional information on our Pb−Free strategy and soldering


details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer
purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

PUBLICATION ORDERING INFORMATION


LITERATURE FULFILLMENT: N. American Technical Support: 800−282−9855 Toll Free ON Semiconductor Website: http://onsemi.com
Literature Distribution Center for ON Semiconductor USA/Canada
P.O. Box 61312, Phoenix, Arizona 85082−1312 USA Order Literature: http://www.onsemi.com/litorder
Phone: 480−829−7710 or 800−344−3860 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center
Fax: 480−829−7709 or 800−344−3867 Toll Free USA/Canada 2−9−1 Kamimeguro, Meguro−ku, Tokyo, Japan 153−0051 For additional information, please contact your
Email: [email protected] Phone: 81−3−5773−3850 local Sales Representative.

http://onsemi.com NE5230/D
18

You might also like