Tda8950 1902105
Tda8950 1902105
Tda8950 1902105
1. General description
The TDA8950 is a high-efficiency Class D audio power amplifier. The typical output power
is 2 × 150 W with a speaker load impedance of 4 Ω.
The TDA8950 is available in both HSOP24 and DBS23P power packages. The amplifier
operates over a wide supply voltage range from ±12.5 V to ±40 V and features low
quiescent current consumption.
2. Features
n Pin compatible with TDA8920B for both HSOP24 and DBS23P packages
n Symmetrical operating supply voltage range from ±12.5 V to ±40 V
n Stereo full differential inputs, can be used as stereo Single-Ended (SE) or mono
Bridge-Tied Load (BTL) amplifier
n High output power in typical applications:
u SE 2 × 150 W, RL = 4 Ω (VP = ±37 V)
u SE 2 × 170 W, RL = 4 Ω (VP = ±39 V)
u SE 2 × 100 W, RL = 6 Ω (VP = ±37 V)
u BTL 1 × 300 W, RL = 8 Ω (VP = ±37 V)
n Low noise
n Smooth pop noise-free start-up and switch off
n Zero dead time switching
n Fixed frequency
n Internal or external clock
n High efficiency
n Low quiescent current
n Advanced protection strategy: voltage protection and output current limiting
n Thermal FoldBack (TFB)
n Fixed gain of 30 dB in SE and 36 dB in BTL applications
n Fully short-circuit proof across load
n BD modulation in BTL configuration
3. Applications
n DVD
n Mini and micro receiver
n Home Theater In A Box (HTIAB) system
n High-power speaker system
NXP Semiconductors TDA8950
2 × 150 W class-D power amplifier
5. Ordering information
Table 2. Ordering information
Type number Package
Name Description Version
TDA8950J DBS23P plastic DIL-bent-SIL power package; 23 leads (straight lead length 3.2 mm) SOT411-1
TDA8950TH HSOP24 plastic, heatsink small outline package; 24 leads; low stand-off height SOT566-3
6. Block diagram
7. Pinning information
7.1 Pinning
OSC 1
IN1P 2
IN1M 3
n.c. 4
n.c. 5
n.c. 6
PROT 7
VDDP1 8
BOOT1 9
OUT1 10
VSSP1 11
VSSD 24 1 VSSA STABI 12 TDA8950J
VDDP2 23 2 SGND VSSP2 13
BOOT2 22 3 VDDA OUT2 14
OUT2 21 4 IN2M BOOT2 15
VSSP2 20 5 IN2P VDDP2 16
n.c. 19 6 MODE VSSD 17
TDA8950TH
STABI 18 7 OSC VSSA 18
VSSP1 17 8 IN1P SGND 19
OUT1 16 9 IN1M VDDA 20
BOOT1 15 10 n.c. IN2M 21
VDDP1 14 11 n.c. IN2P 22
PROT 13 12 n.c. MODE 23
001aah654 001aah655
8. Functional description
8.1 General
The TDA8950 is a two-channel audio power amplifier that uses Class D technology.
For each channel, the audio input signal is converted into a digital PWM signal using an
analog input stage and a PWM modulator; see Figure 1. To drive the output power
transistors, the digital PWM signal is fed to a control and handshake block and to high-
and low-side driver circuits. This level-shifts the low-power digital PWM signal from a logic
level to a high-power PWM signal switching between the main supply lines.
A 2nd-order low-pass filter converts the PWM signal to an analog audio signal that can be
used to drive a loudspeaker.
The TDA8950 single-chip Class D amplifier contains high-power switches, drivers, timing
and handshaking between the power switches, along with some control logic. To ensure
maximum system robustness, an advanced protection strategy has been implemented to
provide overvoltage, overtemperature and overcurrent protection.
Each of the two audio channels contains a PWM modulator, an analog feedback loop and
a differential input stage. The TDA8950 also contains circuits common to both channels
such as the oscillator, all reference sources, the mode interface and a digital timing
manager.
The two independent amplifier channels feature high output power, high efficiency, low
distortion and low quiescent currents, and can be connected in the following
configurations:
• Stereo Single-Ended (SE)
• Mono Bridge-Tied Load (BTL)
The amplifier system can be switched to one of three operating modes using pin MODE:
A slowly rising voltage should be applied (e.g. via an RC network) to pin MODE to ensure
pop noise-free start-up. The bias-current setting of the (VI converter) input stages is
related to the voltage on the MODE pin.
In Mute mode, the bias-current setting of the VI converters is zero (VI converters are
disabled). In Operating mode, the bias current is at a maximum. The time constant
required to apply the DC output offset voltage gradually between Mute and Operating
mode levels can be generated using an RC network connected to pin MODE. An example
of a switching circuit for driving pin MODE is illustrated in Figure 4. If the capacitor was
omitted, the very short switching time constant could result in audible pop noises being
generated at start-up (depending on the DC output offset voltage and loudspeaker used).
+5 V
5.6 kΩ
470 Ω
mode control
5.6 kΩ
10 µF
mute/ S1 standby/ S2
operating operating
SGND
010aaa552
To ensure the coupling capacitors at the inputs (CIN in Figure 10) are fully charged before
the outputs start switching, a delay is inserted during the transition from Mute to Operating
mode. An overview of the start-up timing is provided in Figure 5. For proper switch-off, the
MODE pin should be forced LOW at leaxt 100 ms before the supply lines (VDDA and VSSA)
drop below 12.5 V.
audio output
(1)
modulated PWM
VMODE
50 %
duty cycle
operating
> 4.2 V
mute
2.2 V < VMODE < 3 V
standby
0 V (SGND)
100 ms > 350 ms time
50 ms
audio output
(1)
modulated PWM
VMODE
50 %
duty cycle
operating
> 4.2 V
mute
2.2 V < VMODE < 3 V
standby
0 V (SGND)
100 ms > 350 ms time
50 ms 001aah657
The carrier frequency is set to 345 kHz by connecting an external 30 kΩ resistor between
pins OSC and VSSA. See Table 9 for more details.
If two or more Class D amplifiers are used in the same audio application, it is
recommended that an external clock circuit be used with all devices (see Section 13.4).
This will ensure that they operate at the same switching frequency, thus avoiding beat
tones (if the switching frequencies are different, audible interference known as ‘beat tones’
can be generated)
8.3 Protection
The following protection circuits are incorporated into the TDA8950:
• Thermal protection:
– Thermal FoldBack (TFB)
– OverTemperature Protection (OTP)
• OverCurrent Protection (OCP)
• Window Protection (WP)
• Supply voltage protection:
– UnderVoltage Protection (UVP)
– OverVoltage Protection (OVP)
– UnBalance Protection (UBP)
How the device reacts to a fault conditions depends on which protection circuit has been
activated.
TFB is specified at the thermal foldback activation temperature Tact(th_fold) where the
closed-loop voltage gain is reduced by 6 dB. The TFB range is:
The value of Tact(th_fold) for the TDA8950 is approximately 153 °C; see Table 8 for more
details.
TDA8950_2 © NXP B.V. 2009. All rights reserved.
Gain
(dB)
30 dB
24 dB
0 dB
(Tact(th_fold) − 5°C) Tact(th_prot) Tj (°C)
Tact(th_fold)
1 2 3
001aah656
(1) Duty cycle of PWM output modulated according to the audio input signal.
(2) Duty cycle of PWM output reduced due to TFB.
(3) Amplifier is switched off due to OTP.
Fig 6. Behavior of TFB and OTP
OCP is activated when the current in one of the power transistors exceeds the OCP
threshold (IORM = 9.2 A) due, for example, to a short-circuit to a supply line or across the
load.
How the amplifier reacts to a short circuit depends on the short-circuit impedance:
• Short-circuit impedance > Zth: the amplifier limits the maximum output current to IORM
but the amplifier does not shut down the PWM outputs. Effectively, this results in a
clipped output signal across the load (behavior very similar to voltage clipping).
• Short-circuit impedance < Zth: the amplifier limits the maximum output current to IORM
and at the same time discharges the capacitor on pin PROT. When CPROT is fully
discharged, the amplifier shuts down completely and an internal timer is started.
The value of the protection capacitor (CPROT) connected to pin PROT can be between
10 pF and 220 pF (typically 47 pF). While OCP is activated, an internal current source is
enabled that will discharge CPROT.
When OCP is activated, the power transistors are turned off. They are turned on again
during the next switching cycle. If the output current is still greater than the OCP threshold,
they will be immediately switched off again. This switching will continue until CPROT is fully
discharged. The amplifier will then be switched off completely and a restart sequence
initiated.
After a fixed period of 100 ms, the amplifier will attempt to switch on again, but will fail if
the output current still exceeds the OCP threshold. The amplifier will continue trying to
switch on every 100 ms. The average power dissipation will be low in this situation
because the duty cycle is low.
Switching the amplifier on and off in this way will generate unwanted ‘audio holes’. This
can be avoided by increasing the value of CPROT (up to 220 pF) to delay amplifier
switch-off. CPROT will also prevent the amplifier switching off due to transient
frequency-dependent impedance drops at the speakers.
The amplifier will switch on, and remain in Operating mode, once the overcurrent
condition has been removed. OCP ensures the TDA8950 amplifier is fully protected
against short-circuit conditions while avoiding audio holes.
Table 4. Current limiting behavior during low output impedance conditions at different
values of CPROT
Type VP[1] (V) VI (mV, p-p) f (Hz) CPROT PWM output stops
(pF) Short Short Short
(Zth = 0 Ω) (Zth = 0.5 Ω) (Zth = 1 Ω)
TDA8950 29.5 500 20 10 yes yes OVP[2]
1000 10 yes yes no
20 15 yes yes OVP[2]
1000 15 yes no no
1000 220 no no no
• During the start-up sequence, when the TDA8950 is switching from Standby to Mute.
Start-up will be interrupted If a short-circuit is detected between one of the output
terminals and pin VDDP1/VDDP2 or VSSP1/VSSP2. The TDA8950 will wait until the
short-circuit to the supply lines has been removed before resuming start-up. The short
circuit will not generate large currents because the short-circuit check is carried out
before the power stages are enabled.
• When the amplifier is shut down completely because the OCP circuit has detected a
short circuit to one of the supply lines.
WP will be activated when the amplifier attempts to restart after 100 ms (see
Section 8.3.2). The amplifier will not start-up again until the short circuit to the supply
lines has been removed.
If the supply voltage exceeds the maximum supply voltage threshold, VP(ovp), the OVP
circuit will be activated and the power stages will be shut down. When the supply voltage
drops below VP(ovp) again, the system will restart after a delay of 100 ms.
An additional UnBalance Protection (UBP) circuit compares the positive analog supply
voltage (on pin VDDA) with the negative analog supply voltage (on pin VSSA) and is
triggered if the voltage difference exceeds a factor of two (VDDA > 2 × |VSSA| OR |VSSA| >
2 × VDDA). When the supply voltage difference drops below the unbalance threshold,
VP(ubp), the system restarts after 100 ms.
An overview of all protection circuits and their respective effects on the output signal is
provided in Table 5.
[1] Amplifier gain depends on the junction temperature and heatsink size.
[2] The amplifier shuts down completely only if the short-circuit impedance is below the impedance threshold
(Zth; see Section 8.3.2). In all other cases, current limiting results in a clipped output signal.
[3] Fault condition detected during any Standby-to-Mute transition or during a restart after OCP has been
activated (short-circuit to one of the supply lines).
OUT1
IN1P
IN1M
Vin SGND
IN2P
IN2M OUT2
power stage
mbl466
9. Limiting values
Table 6. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter Conditions Min Max Unit
VP[1] supply voltage Standby, Mute modes; VDD − VSS - 90 V
IORM repetitive peak output current maximum output current limiting 9.2 - A
VO(offset)(on)
Standby Mute On
VO(offset)(mute)
Figure 10)
THD + N = 10 %; RL = 4 Ω; VP = ±39 V 170 W
THD + N = 0.5 %; RL = 4 Ω; VP = ±37 V - 100 - W
THD + N = 10 %; RL = 4 Ω; VP = ±37 V - 150 - W
THD + N = 10 %; RL = 6 Ω; VP = ±37 V - 100 - W
THD total harmonic distortion Po = 1 W; fi = 1 kHz [4] - 0.05 - %
Po = 1 W; fi = 6 kHz [4] - 0.05 - %
Gv(cl) closed-loop voltage gain 29 30 31 dB
SVRR supply voltage ripple rejection between pins VDDPn and SGND
Operating mode; fi = 100 Hz [5] - 90 - dB
Operating mode; fi = 1 kHz [5] - 70 - dB
Mute mode; fi = 100 Hz [5] - 75 - dB
Standby mode; fi = 100 Hz [5] - 120 - dB
between pins VSSPn and SGND
Operating mode; fi = 100 Hz [5] - 80 - dB
Operating mode; fi = 1 kHz [5] - 60 - dB
Mute mode; fi = 100 Hz [5] - 80 - dB
Standby mode; fi = 100 Hz [5] - 115 - dB
Zi input impedance between one of the input pins and SGND 45 63 - kΩ
Vn(o) output noise voltage Operating mode; Rs = 0 Ω [6] - 160 - µV
Mute mode [7] - 85 - µV
αcs channel separation [8] - 70 - dB
|∆Gv| voltage gain difference - - 1 dB
αmute mute attenuation fi = 1 kHz; Vi = 2 V (RMS) [9] - 75 - dB
CMRR common mode rejection ratio Vi(CM) = 1 V (RMS) - 75 - dB
ηpo output power efficiency SE, RL = 4 Ω - 88 - %
SE, RL = 6 Ω - 90 - %
BTL, RL = 8 Ω - 88 - %
RDSon(hs) high-side drain-source on-state [10] - 200 - mΩ
resistance
RDSon(ls) low-side drain-source on-state [10] - 190 - mΩ
resistance
[8] Po = 1 W; fi = 1 kHz.
[9] Vi = Vi(max) = 1 V (RMS); fi = 1 kHz.
[10] Leads and bond wires included.
Figure 10)
THD + N = 10 %; RL = 8 Ω; VP = ±39 V - 340 - W
THD + N = 0.5 %; RL = 8 Ω; VP = ±37 V - 200 - W
THD + N = 10 %; RL = 8 Ω; VP = ±37 V - 300 - W
THD total harmonic distortion Po = 1 W; fi = 1 kHz [4] - 0.05 - %
Po = 1 W; fi = 6 kHz [4] - 0.05 - %
Gv(cl) closed-loop voltage gain - 36 - dB
SVRR supply voltage ripple rejection between pin VDDPn and SGND
Operating mode; fi = 100 Hz [5] - 80 - dB
Operating mode; fi = 1 kHz [5] - 80 - dB
Mute mode; fi = 100 Hz [5] - 95 - dB
Standby mode; fi = 100 Hz [5] - 120 - dB
between pin VSSPn and SGND
Operating mode; fi = 100 Hz [5] - 75 - dB
Operating mode; fi = 1 kHz [5] - 75 - dB
Mute mode; fi = 100 Hz [5] - 90 - dB
Standby mode; fi = 100 Hz [5] - 130 - dB
Zi input impedance measured between one of the input pins and 45 63 - kΩ
SGND
Vn(o) output noise voltage Operating mode; Rs = 0 Ω [6] - 190 - µV
Mute mode [7] - 45 - µV
αmute mute attenuation fi = 1 kHz; Vi = 2 V (RMS) [8] - 75 - dB
CMRR common mode rejection ratio Vi(CM) = 1 V (RMS) - 75 - dB
RL 2
----------------------------------------------------- × V P × ( 1 – t w ( min ) × 0.5 f osc )
R L + R DSon ( hs ) + R sL
P o ( 0.5% ) = ----------------------------------------------------------------------------------------------------------------------------------------- (1)
2R L
Where:
Remark: Note that Io(peak) should be less than 9.2 A (Section 8.3.2). Io(peak) is the sum of
the current through the load and the ripple current. The value of the ripple current is
dependent on the coil inductance and the voltage drop across the coil.
RL 2
------------------------------------------------------------------- × 2V P × ( 1 – t w ( min ) × 0.5 f osc )
R L + R DSon ( hs ) + R DSon ( ls )
P o ( 0.5% ) = ----------------------------------------------------------------------------------------------------------------------------------------------------------- (3)
2R L
Where:
Remark: Note that Io(peak) should be less than 9.2 A; see Section 8.3.2. Io(peak) is the sum
of the current through the load and the ripple current. The value of the ripple current is
dependent on the coil inductance and the voltage drop across the coil.
If several Class D amplifiers are used in a single application, it is recommended that all
the devices run at the same switching frequency. This can be achieved by connecting the
OSC pins together and feeding them from an external oscillator. When using an external
oscillator, it is necessary to force pin OSC to a DC level above SGND. This disables the
internal oscillator and causes the PWM to switch at half the external clock frequency.
The internal oscillator requires an external resistor ROSC, connected between pin OSC
and pin VSSA. ROSC must be removed when using an external oscillator.
The noise generated by the internal oscillator is supply voltage dependent. An external
low-noise oscillator is recommended for low-noise applications running at high supply
voltages.
Equation 5 defines the relationship between maximum power dissipation before activation
of TFB and total thermal resistance from junction to ambient.
T j – T amb
Rth ( j – a ) = -----------------------
- (5)
P
mbl469
30
P
(W)
(1)
20
(2)
10
(3)
(4)
(5)
0
0 20 40 60 80 100
Tamb (°C)
In the following example, a heatsink calculation is made for an 8 Ω BTL application with a
±30 V supply:
The audio signal has a crest factor of 10 (the ratio between peak power and average
power (20 dB)); this means that the average output power is 1⁄10 of the peak power.
Thus, the peak RMS output power level is the 0.5 % THD level, i.e. 170 W.
The average power is then 1⁄10 × 170 W = 17 W.
The dissipated power at an output power of 17 W is approximately 7 W.
When the maximum expected ambient temperature is 50 °C, the total Rth(j-a) becomes
( 148 – 50 )
------------------------- = 14 K/W
7
The derating curves for power dissipation (for several Rth(j-a) values) are illustrated in
Figure 9. A maximum junction temperature Tj = 150 °C is taken into account. The
maximum allowable power dissipation for a given heatsink size can be derived, or the
required heatsink size can be determined, at a required power dissipation level; see
Figure 9.
• Speaker impedance
• Supply voltage
• Audio signal frequency
• Value of supply line decoupling capacitors
• Source and sink currents of other channels
Pumping effects should be minimized to prevent the malfunctioning of the audio amplifier
and/or the voltage supply source. Amplifier malfunction due to the pumping effect can
trigger UVP, OVP or UBP.
The most effective way to avoid pumping effects is to connect the TDA8950 in a mono
full-bridge configuration. In the case of stereo single-ended applications, it is advised to
connect the inputs in anti-phase (see Section 8.4). The power supply can also be
adapted; for example, by increasing the values of the supply line decoupling capacitors.
• Connect a solid ground plane around the switching amplifier to avoid emissions
• Place 100 nF capacitors as close as possible to the TDA8950 power supply pins
• Connect the heatsink to the ground plane or to VSSPn using a 100 nF capacitor
• Use a thermally conductive, electrically non-conductive, Sil-Pad between the
TDA8950 heat spreader and the external heatsink
• The heat spreader of the TDA8950 is internally connected to VSSD
• Use differential inputs for the most effective system level audio performance with
unbalanced signal sources. In case of hum due to floating inputs, connect the
shielding or source ground to the amplifier ground.
NXP Semiconductors
+5 V
RVDDA
VDDA 5.6 kΩ
10 Ω 470 Ω
mode control
VDDP VDDP
CVDDP SINGLE-ENDED
+5 V OUTPUT FILTER VALUES
470 µF
CVP LOAD LLC CLC
GND 22 µF
470 kΩ 5.6 kΩ 10 µF 470 kΩ
CVSSP 3 Ω to 6 Ω 15 µH 680 nF
470 µF
4 Ω to 8 Ω 22 µH 470 nF
VSSP VSSP
10 kΩ 10 kΩ
RVSSA mute/ T1 standby/ T2
VSSA operating HFE > 80 operating HFE > 80
10 Ω
SGND
VDDP1
Rev. 02 — 11 June 2009
VSSP1
MODE
n.c. n.c. n.c.
OSC
10 Ω CSN
220 pF
CIN 4 5 6 1 23 8 11
+ IN1P
2 VSSP
LLC
470 nF OUT1
IN1 10
CIN
− IN1M CBO RZO
+
3 BOOT1 22 Ω
470 nF 9 CLC
15 nF CZO −
SGND 100 nF
19 TDA8950J
CBO
CIN
BOOT2
15
− IN2P
22 15 nF
470 nF LLC
VSSA
STABI
PROT
VSSD
VDDP2
VSSP2
100 nF
10 Ω CSN
220 pF
CVDDA CVSSA CVDDP CVP CVSSP
TDA8950
VSSP
© NXP B.V. 2009. All rights reserved.
CPROT(1)
CSTAB
220 nF 220 nF 100 nF 100 nF 100 nF
470 nF
(1) The value of CPROT can be in the range 10 pF to 220 pF (see Section 8.3.2)
Fig 10. Typical application diagram
NXP Semiconductors TDA8950
2 × 150 W class-D power amplifier
010aaa553
10
THD
(%)
(1)
10−1
(2)
10−2 (3)
10−3
10−2 10−1 1 10 102 103
Po (W)
010aaa554
10
THD
(%)
(1)
10−1
(2)
10−2 (3)
10−3
10−2 10−1 1 10 102 103
Po (W)
001aai423
10
THD
(%)
(1)
10−1
(2)
10−2 (3)
10−3
10−2 10−1 1 10 102 103
PO (W)
001aai424
10
THD
(%)
10−1
(1)
10−2 (2)
10−3
10 102 103 104 105
fi (Hz)
001aai701
10
THD
(%)
10−1
(1)
10−2 (2)
10−3
10 102 103 104 105
fi (Hz)
001aai702
10
THD
(%)
10−1
(1)
10−2
(2)
10−3
10 102 103 104 105
fi (Hz)
001aai703
0
αcs
(dB)
−20
−40
−60
−80
−100
10 102 103 104 105
fi (Hz)
001aai704
0
αcs
(dB)
−20
−40
−60
−80
−100
10 102 103 104 105
fi (Hz)
001aai705
40
P
(W)
35
30
25
(1)
20
(2)
15
(3)
10
0
0 20 40 60 80 100 120
Po (W)
001aai706
100
(1) (2)
η
(%) (3)
80
60
40
20
0
0 20 40 60 80 100 120
Po (W)
001aai707
200
Po
(W)
180
160
140
120
(1)
100
(2)
80
(3)
60
(4)
40
20
0
12.5 15 17.5 20 22.5 25 27.5 30 32.5 35 37.5 40
Vp (V)
001aai708
350
Po
(W)
300
250
(1)
200
(2)
150
(3)
100 (4)
50
0
12.5 15 17.5 20 22.5 25 27.5 30 32.5 35 37.5 40
Vp (V)
001aai709
45
Gv(cl)
(dB)
40
(1)
35
(2)
30
(3)
(4)
25
20
10 102 103 104 105
fi (Hz)
VP = ±35 V, fosc = 345 kHz, Vi = 100 mV, Ci = 330 pF, LLC = 15 µH, CLC = 680 nF.
(1) 1 × 8 Ω BTL configuration.
(2) 2 × 4 Ω SE configuration.
(3) 2 × 6 Ω SE configuration.
(4) 2 × 8 Ω SE configuration.
Fig 23. Closed-loop voltage gain as a function of frequency
001aai710
−20
SVRR
(dB)
−40
−60
(1)
−80
(2)
−100
−120 (3)
−140
10 102 103 104 105
fripple (Hz)
001aai711
−20
SVRR
(dB)
−40
−60
−80
(2)
(1)
−100
−120 (3)
−140
10 102 103 104 106
fripple (Hz)
001aai712
10
Vo
(V)
1
10−1
10−2
10−3
10−4
(1) (2)
10−5
10−6
0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5
VMODE (V)
001aai713
−50
αmute
(dB)
−60
−70
(1)
(2)
(3)
−80
−90
10 102 103 104 105
fi (Hz)
DBS23P: plastic DIL-bent-SIL power package; 23 leads (straight lead length 3.2 mm) SOT411-1
non-concave
x Dh
Eh
A2
d A5
β A4
B E2
j
E
E1
L2
L1 L3
L Q c v M
1 23
e1 m e2
Z w M
bp
e
0 5 10 mm
scale
4.6 1.15 1.65 0.75 0.55 30.4 28.0 12.2 6 10.15 6.2 1.85 3.6 14 10.7 2.4 2.1 1.43
mm 12 2.54 1.27 5.08 4.3 0.6 0.25 0.03 45°
4.3 0.85 1.35 0.60 0.35 29.9 27.5 11.8 9.85 5.8 1.65 2.8 13 9.9 1.6 1.8 0.78
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
98-02-20
SOT411-1
02-04-24
HSOP24: plastic, heatsink small outline package; 24 leads; low stand-off height SOT566-3
E A
D
x X
y E2
HE v M A
D1
D2
1 12
pin 1 index
A2 A
E1 (A3)
A4
θ
Lp
detail X
24 13
Z w M
e bp
0 5 10 mm
scale
Notes
1. Limits per individual lead.
2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
03-02-18
SOT566-3
03-07-23
• Through-hole components
• Leaded or leadless SMDs, which are glued to the surface of the printed circuit board
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless
packages which have solder lands underneath the body, cannot be wave soldered. Also,
leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered,
due to an increased probability of bridging.
The reflow soldering process involves applying solder paste to a board, followed by
component placement and exposure to a temperature profile. Leaded packages,
packages with solder balls, and leadless packages are all reflow solderable.
• Board specifications, including the board finish, solder masks and vias
• Package footprints, including solder thieves and orientation
• The moisture sensitivity level of the packages
• Package placement
• Inspection and repair
• Lead-free soldering versus SnPb soldering
• Process issues, such as application of adhesive and flux, clinching of leads, board
transport, the solder wave parameters, and the time during which components are
exposed to the wave
• Solder bath specifications, including temperature and impurities
• Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to
higher minimum peak temperatures (see Figure 30) than a SnPb process, thus
reducing the process window
• Solder paste printing issues including smearing, release, and adjusting the process
window for a mix of large and small components on one board
• Reflow temperature profile; this profile includes preheat, reflow (in which the board is
heated to the peak temperature) and cooling down. It is imperative that the peak
temperature is high enough for the solder to make reliable solder joints (a solder paste
characteristic). In addition, the peak temperature must be low enough that the
packages and/or boards are not damaged. The peak temperature of the package
depends on package thickness and volume and is classified in accordance with
Table 12 and 13
Studies have shown that small packages reach higher temperatures during reflow
soldering, see Figure 30.
peak
temperature
time
001aac844
Wave soldering is the preferred method for mounting of through-hole mount IC packages
on a printed-circuit board.
The total contact time of successive solder waves must not exceed 5 seconds.
The device may be mounted up to the seating plane, but the temperature of the plastic
body must not exceed the specified maximum storage temperature (Tstg(max)). If the
printed-circuit board has been pre-heated, forced cooling may be necessary immediately
after soldering to keep the temperature within the permissible limit.
[1] For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit
board.
[2] For PMFP packages hot bar soldering or manual soldering is suitable.
[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term ‘short data sheet’ is explained in section “Definitions”.
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
18.2 Definitions damage. NXP Semiconductors accepts no liability for inclusion and/or use of
NXP Semiconductors products in such equipment or applications and
therefore such inclusion and/or use is at the customer’s own risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in Applications — Applications that are described herein for any of these
modifications or additions. NXP Semiconductors does not give any products are for illustrative purposes only. NXP Semiconductors makes no
representations or warranties as to the accuracy or completeness of representation or warranty that such applications will be suitable for the
information included herein and shall have no liability for the consequences of specified use without further testing or modification.
use of such information. Limiting values — Stress above one or more limiting values (as defined in
Short data sheet — A short data sheet is an extract from a full data sheet the Absolute Maximum Ratings System of IEC 60134) may cause permanent
with the same product type number(s) and title. A short data sheet is intended damage to the device. Limiting values are stress ratings only and operation of
for quick reference only and should not be relied upon to contain detailed and the device at these or any other conditions above those given in the
full information. For detailed and full information see the relevant full data Characteristics sections of this document is not implied. Exposure to limiting
sheet, which is available on request via the local NXP Semiconductors sales values for extended periods may affect device reliability.
office. In case of any inconsistency or conflict with the short data sheet, the Terms and conditions of sale — NXP Semiconductors products are sold
full data sheet shall prevail. subject to the general terms and conditions of commercial sale, as published
at http://www.nxp.com/profile/terms, including those pertaining to warranty,
intellectual property rights infringement and limitation of liability, unless
18.3 Disclaimers explicitly otherwise agreed to in writing by NXP Semiconductors. In case of
any inconsistency or conflict between information in this document and such
General — Information in this document is believed to be accurate and terms and conditions, the latter will prevail.
reliable. However, NXP Semiconductors does not give any representations or
No offer to sell or license — Nothing in this document may be interpreted
warranties, expressed or implied, as to the accuracy or completeness of such
or construed as an offer to sell products that is open for acceptance or the
information and shall have no liability for the consequences of use of such
grant, conveyance or implication of any license under any copyrights, patents
information.
or other industrial or intellectual property rights.
Right to make changes — NXP Semiconductors reserves the right to make
Export control — This document as well as the item(s) described herein
changes to information published in this document, including without
may be subject to export control regulations. Export might require a prior
limitation specifications and product descriptions, at any time and without
authorization from national authorities.
notice. This document supersedes and replaces all information supplied prior
to the publication hereof. Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
Suitability for use — NXP Semiconductors products are not designed,
document, and as such is not complete, exhaustive or legally binding.
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
18.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
20. Contents
1 General description . . . . . . . . . . . . . . . . . . . . . . 1 16.1 Introduction to soldering through-hole mount
2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
3 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 16.2 Soldering by dipping or by solder wave . . . . . 36
16.3 Manual soldering . . . . . . . . . . . . . . . . . . . . . . 36
4 Quick reference data . . . . . . . . . . . . . . . . . . . . . 2
16.4 Package related soldering information . . . . . . 37
5 Ordering information . . . . . . . . . . . . . . . . . . . . . 2
17 Revision history . . . . . . . . . . . . . . . . . . . . . . . 37
6 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3
18 Legal information . . . . . . . . . . . . . . . . . . . . . . 38
7 Pinning information . . . . . . . . . . . . . . . . . . . . . . 4 18.1 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 38
7.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 18.2 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
7.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 5 18.3 Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 38
8 Functional description . . . . . . . . . . . . . . . . . . . 5 18.4 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . 38
8.1 General . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 19 Contact information . . . . . . . . . . . . . . . . . . . . 38
8.2 Pulse-width modulation frequency . . . . . . . . . . 8 20 Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
8.3 Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
8.3.1 Thermal protection . . . . . . . . . . . . . . . . . . . . . . 8
8.3.1.1 Thermal FoldBack (TFB) . . . . . . . . . . . . . . . . . 8
8.3.1.2 OverTemperature Protection (OTP) . . . . . . . . . 9
8.3.2 OverCurrent Protection (OCP) . . . . . . . . . . . . . 9
8.3.3 Window Protection (WP). . . . . . . . . . . . . . . . . 10
8.3.4 Supply voltage protection . . . . . . . . . . . . . . . . 11
8.4 Differential audio inputs . . . . . . . . . . . . . . . . . 11
9 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 12
10 Thermal characteristics. . . . . . . . . . . . . . . . . . 12
11 Static characteristics. . . . . . . . . . . . . . . . . . . . 13
12 Dynamic characteristics . . . . . . . . . . . . . . . . . 14
12.1 Switching characteristics . . . . . . . . . . . . . . . . 14
12.2 Stereo SE configuration characteristics . . . . . 15
12.3 Mono BTL application characteristics . . . . . . . 16
13 Application information. . . . . . . . . . . . . . . . . . 17
13.1 Mono BTL application . . . . . . . . . . . . . . . . . . . 17
13.2 Pin MODE. . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
13.3 Estimating the output power . . . . . . . . . . . . . . 17
13.3.1 Single-Ended (SE) . . . . . . . . . . . . . . . . . . . . . 17
13.3.2 Bridge-Tied Load (BTL) . . . . . . . . . . . . . . . . . 18
13.4 External clock . . . . . . . . . . . . . . . . . . . . . . . . . 18
13.5 Heatsink requirements . . . . . . . . . . . . . . . . . . 19
13.6 Pumping effects . . . . . . . . . . . . . . . . . . . . . . . 20
13.7 Application schematic . . . . . . . . . . . . . . . . . . . 21
13.8 Curves measured in reference design . . . . . . 23
14 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 32
15 Soldering of SMD packages . . . . . . . . . . . . . . 34
15.1 Introduction to soldering . . . . . . . . . . . . . . . . . 34
15.2 Wave and reflow soldering . . . . . . . . . . . . . . . 34
15.3 Wave soldering . . . . . . . . . . . . . . . . . . . . . . . . 34
15.4 Reflow soldering . . . . . . . . . . . . . . . . . . . . . . . 35
16 Soldering of through-hole mount packages . 36
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
Authorized Distributor
NXP:
TDA8950J/N1,112 TDA8950TH/N1,118