TLV 9062
TLV 9062
TLV 9062
50
R1 VOUT
40
Overshoot (%)
VIN
C1 30
1
f-3 dB =
2pR1C1
20
VOUT
VIN (
= 1+
RF
RG (( 1
1 + sR1C1 ( 10 Overshoot+
Overshoot-
0
0 50 100 150 200 250 300
Capacitive Load (pF) C025
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. UNLESS OTHERWISE NOTED, this document contains PRODUCTION
DATA.
TLV9061, TLV9062, TLV9064
SBOS839J – MARCH 2017 – REVISED SEPTEMBER 2019 www.ti.com
Table of Contents
1 Features .................................................................. 1 9.2 Functional Block Diagram ....................................... 23
2 Applications ........................................................... 1 9.3 Feature Description................................................. 24
3 Description ............................................................. 1 9.4 Device Functional Modes........................................ 25
4 Revision History..................................................... 2 10 Application and Implementation........................ 26
10.1 Application Information.......................................... 26
5 Description (continued)......................................... 5
10.2 Typical Applications .............................................. 26
6 Device Comparison Table..................................... 5
11 Power Supply Recommendations ..................... 28
7 Pin Configuration and Functions ......................... 6
11.1 Input and ESD Protection ..................................... 28
8 Specifications....................................................... 12
12 Layout................................................................... 29
8.1 Absolute Maximum Ratings .................................... 12
12.1 Layout Guidelines ................................................. 29
8.2 ESD Ratings............................................................ 12
12.2 Layout Example .................................................... 30
8.3 Recommended Operating Conditions..................... 12
8.4 Thermal Information: TLV9061 ............................... 13 13 Device and Documentation Support ................. 31
13.1 Documentation Support ........................................ 31
8.5 Thermal Information: TLV9061S ............................. 13
13.2 Related Links ........................................................ 31
8.6 Thermal Information: TLV9062 ............................... 13
13.3 Receiving Notification of Documentation Updates 31
8.7 Thermal Information: TLV9062S ............................. 14
13.4 Community Resources.......................................... 31
8.8 Thermal Information: TLV9064 ............................... 14
13.5 Trademarks ........................................................... 31
8.9 Thermal Information: TLV9064S ............................. 14
13.6 Electrostatic Discharge Caution ............................ 31
8.10 Electrical Characteristics....................................... 15
13.7 Glossary ................................................................ 31
8.11 Typical Characteristics .......................................... 17
9 Detailed Description ............................................ 23 14 Mechanical, Packaging, and Orderable
Information ........................................................... 32
9.1 Overview ................................................................. 23
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Deleted TLV9062IDDFR (SOT-23 (8)) package preview notations throughout data sheet ................................................... 1
• Added industry standard package names to Device Comparison Table .............................................................................. 5
• Added note to packages with thermal pads, specifying that the thermal pads need to be connected to V–......................... 7
• Added link to Shutdown Function section in SHDN pin function rows ................................................................................. 11
• Added EMI Rejection section to the Feature Description section ........................................................................................ 24
• Changed Shutdown Function section to add more clarification .......................................................................................... 25
• Changed TLV9064 RUC package name From WQFN (14) : To X2QFN (14) in Device Information table ........................... 1
• Added TLV9064 RUC (X2QFN) pinout drawing to Pin Configuration and Functions section................................................ 9
• Added RUC (X2QFN) package pinout information to Pin Functions: TLV9064 table ............................................................ 9
• Added RUC (X2QFN) to Thermal Information: TLV9064 table ............................................................................................ 14
• Changed device status from Production Data/Mixed Status to Production Data .................................................................. 1
• Deleted package preview note from TLV9061 DPW (X2SON) package in Device Information table .................................. 1
• Deleted package preview note from TLV9061 DPW (X2SON) package pinout drawing ...................................................... 6
• Changed formatting of ESD Ratings table to show different results for all packages ......................................................... 12
• Deleted package preview note from DPW (X2SON) package in Thermal Information: TLV9061 table ............................. 13
• Deleted package preview note from DPW (X2SON) package in Thermal Information: TLV9061 table ............................. 13
5 Description (continued)
The TLV906xS devices include a shutdown mode that allow the amplifiers to switch into standby mode with
typical current consumption less than 1 µA.
The TLV906xS family helps simplify system design, because the family is unity-gain stable, integrates the RFI
and EMI rejection filter, and provides no phase reversal in overdrive condition.
Micro size packages, such as X2SON and X2QFN, are offered for all the channel variants (single, dual and
quad), along with industry-standard packages, such as SOIC, MSOP, SOT-23, and TSSOP.
OUT 1 5 V+
IN+ 1 5 V+
V± 2
V± 2
IN+ 3 4 IN±
IN± 3 4 OUT
Not to scale
Not to scale
OUT 1 5 V+
V±
IN± 2 4 IN+
Not to scale
OUT 1 6 V+
V± 2 5 SHDN
+IN 3 4 ±IN
Not to scale
OUT1 1 8 V+
OUT1 1 8 V+
IN1± 2 7 OUT2
IN1± 2 7 OUT2
IN1+ 3 6 IN2± Thermal
Pad
IN1+ 3 6 IN2±
V± 4 5 IN2+
V± 4 5 IN2+
Not to scale
Not to scale
OUT1 1 10 V+
IN1+
IN1± 2 9 OUT2
10
V± 4 7 IN2+
Not to scale
SHDN2 3 7 V+
5
IN2+ 4 6 OUT2
Not to scale
IN2±
Pin Functions: TLV9062S
PIN
I/O DESCRIPTION
NAME VSSOP X2QFN
IN1– 2 9 I Inverting input, channel 1
IN1+ 3 10 I Noninverting input, channel 1
IN2– 8 5 I Inverting input, channel 2
IN2+ 7 4 I Noninverting input, channel 2
OUT1 1 8 O Output, channel 1
OUT2 9 6 O Output, channel 2
Shutdown: low = amp disabled, high = amp enabled. Channel 1. See Shutdown
SHDN1 5 2 I
Function section for more information.
Shutdown: low = amp disabled, high = amp enabled. Channel 2. See Shutdown
SHDN2 6 3 I
Function section for more information.
V– 4 1 I or — Negative (low) supply or ground (for single-supply operation)
V+ 10 7 I Positive (high) supply
TLV9064 D, PW Packages
14-Pin SOIC, TSSOP TLV9064 RUC Package
Top View 14-Pin X2QFN
Top View
OUT1 1 14 OUT4
OUT1
OUT4
IN1± 2 13 IN4±
V+ 4 11 V±
14
13
IN2+ 5 10 IN3+ IN1+ 2 11 IN4+
IN2± 6 9 IN3±
V+ 3 10 V±
OUT2 7 8 OUT3
IN2+ 4 9 IN3+
7
Not to scale
IN2± 5 8 IN3±
TLV9064 RTE Package
16-Pin WQFN With Exposed Thermal Pad
OUT2
OUT3
Top View Not to scale
OUT1
OUT4
IN1±
IN4±
16
15
14
13
IN1+ 1 12 IN4+
V+ 2 11 V±
Thermal
IN2+ 3 Pad 10 IN3+
IN2± 4 9 IN3±
5
8
OUT2
NC
NC
OUT3
Not to scale
OUT1
OUT4
IN1±
IN4±
16
15
14
13
IN1+ 1 12 IN4+
V+ 2 11 V±
Thermal
IN2+ 3 Pad 10 IN3+
IN2± 4 9 IN3±
8
OUT2
SHDN12
SHDN34
OUT3
Not to scale
8 Specifications
8.1 Absolute Maximum Ratings
over operating ambient temperature (unless otherwise noted) (1)
MIN MAX UNIT
Supply voltage [(V+) – (V–)] 0 6 V
Common-mode (V–) – 0.5 (V+) + 0.5 V
Voltage (2)
Signal input pins Differential (V+) – (V–) + 0.2 V
Current (2) –10 10 mA
Output short-circuit (3) Continuous mA
Specified, TA –40 125
Temperature Junction, TJ 150 °C
Storage, Tstg –65 150
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply
rails to 10 mA or less.
(3) Short-circuit to ground, one amplifier per package.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics.
(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
SHDN pin input bias current (per VS = 1.8 V to 5.5 V, V+ ≥ SHDN ≥ (V+) – 0.8 V 130
pA
pin) VS = 1.8 V to 5.5 V, V– ≤ SHDN ≤ V– + 0.8 V 40
(2) Disable time (tOFF) and enable time (tON) are defined as the time interval between the 50% point of the signal applied to the SHDN pin
and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.
35 50
30
40
25
Population (%)
Population (%)
20 30
15
20
10
10
5
0 0
0.4
0.8
1.2
1.6
2.4
2.8
0
2
-1500
-1250
-1000
250
500
750
-750
-500
-250
1000
1250
1500
Offset Voltage Drift (µV/C)
Offset Voltage (µV) C001 C002
TA = –40°C to 125°C
Figure 1. Offset Voltage Production Distribution Figure 2. Offset Voltage Drift Distribution
500 2500
400 2000
300 1500
Offset Voltage (µV)
200 1000
100 500
0 0
±100 ±500
±200 ±1000
±300 ±1500
±400 ±2000
±500 ±2500
±50 ±25 0 25 50 75 100 125 150 -4 -3 -2 -1 0 1 2 3 4
Temperature (ƒC) C003 Input Common Mode Voltage (V) C005
V+ = 2.75 V V– = –2.75 V
Phase
500 135 Phase Margin (deg)
80
Offset Voltage (µV)
60
0 90
40
20
±500 45
0
±1000 ±20 0
1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 100 1k 10k 100k 1M 10M
Supply Voltage (V) C004 Frequency (Hz) C006
VS = 1.8 V to 5.5 V CL = 10 pF
Figure 5. Offset Voltage vs Power Supply Figure 6. Open-Loop Gain and Phase vs Frequency
12 10
0
8 ±10
±20 G=+1
4
G=-1
±30
G=+10
0 ±40
±50 ±25 0 25 50 75 100 125 1000 10k 100k 1M 10M
Temperature (ƒC) C022 Frequency (Hz) C007
RL = 2 kΩ
IBN
200 IBP 2
IOS -40ƒC
Output Voltage (V)
100 0
85ƒC 25ƒC
50 ±1 -40ƒC
125ƒC
0 ±2
±50 ±3
±50 ±25 0 25 50 75 100 125 10 20 30 40 50 60
Temperature (ƒC) C008 Output Current (mA) C009
V+ = 2.75 V V– = –2.75 V
Figure 9. Input Bias Current vs Temperature Figure 10. Output Voltage Swing vs Output Current
120 55
CMRR
100 PSRR-
50
PSRR and CMRR (dB)
PSRR+
80
CMRR (µV/V)
45
60
40 40
20
35
0
1000 10k 100k 1M 10M 30
Frequency (Hz) C011
±50 ±25 0 25 50 75 100 125
Temperature (ƒC) C012
8 9
7
CMRR (µV/V)
PSRR (µV/V)
8
6
5
7
4
3 6
2
1 5
±50 ±25 0 25 50 75 100 125 150 ±50 ±25 0 25 50 75 100 125
Temperature (ƒC) C016 Temperature (ƒC) C013
80
60
40
20
0
Time (1s/div) 10 100 1k 10k 100k
C014 Frequency (Hz) C015
VS = 1.8 V to 5.5 V
Figure 15. 0.1-Hz to 10-Hz Input Voltage Noise Figure 16. Input Voltage Noise Spectral Density vs
Frequency
±90 ±40
±95
±60
±100
THD + N (dB)
THD + N (dB)
±105 ±80
±110
±100
±115
±120 ±120
100 1k 10k 0.001 0.01 0.1 1
Frequency (Hz) C017 Output Voltage Amplitude (VRMS) C018
580
560
±80
540
±100
520
±120 500
0.001 0.01 0.1 1 1.5 2 2.5 3 3.5 4 4.5 5 5.5
Output Voltage Amplitude (VRMS) C019 Supply Voltage (V) C020
Figure 19. THD + N vs Amplitude Figure 20. Quiescent Current vs Supply Voltage
800 200
600
500
120
400
300 80
200
40
100
0 0
±50 ±25 0 25 50 75 100 125 10k 100k 1M 10M
Temperature (ƒC) C021 Frequency (Hz) C024
Figure 21. Quiescent Current vs Temperature Figure 22. Open-Loop Output Impedance vs Frequency
60 60
50 50
40 40
Overshoot (%)
Overshoot (%)
30 30
20 20
10 Overshoot+ 10 Overshoot(+)
Overshoot- Overshoot(-)
0 0
0 50 100 150 200 250 300 0 50 100 150 200 250 300
Capacitive Load (pF) C025 Capacitive Load (pF) C026
Figure 23. Small-Signal Overshoot vs Load Capacitance Figure 24. Small-Signal Overshoot vs Load Capacitance
Voltage (2 V/V)
Voltage (1V/div)
Input INPUT
Output OUTPUT
C036 C028
Input
Output
Voltage (20 mV/div)
Voltage (1 V/div)
Input
Output
C030 C031
Figure 27. Small-Signal Step Response Figure 28. Large-Signal Step Response
80 6
60
Short Circuit Current Limit (mA)
5
40
4
20
Sinking
0 3
Sourcing
±20
2
±40
1 VS = 5.5 V
±60
VS = 1.8 V
±80 0
±50 ±25 0 25 50 75 100 125 1 10 100 1k 10k 100k 1M 10M
Temperature (ƒC) C034 Frequency (Hz) C035
RL = 10 kΩ CL = 10 pF
Figure 29. Short-Circuit Current vs Temperature Figure 30. Maximum Output Voltage vs Frequency and
Supply Voltage
120 ±20
80 ±60
60 ±80
40 ±100
20 ±120
0 ±140
10M 100M 1G 100 1k 10k 100k 1M 10M
Frequency (Hz) C041 Frequency (Hz) C038
Figure 31. Electromagnetic Interference Rejection Ratio Figure 32. Channel Separation vs Frequency
Referred to Noninverting Input (EMIRR+) vs Frequency
90 200
Open Loop Voltage Gain (dB)
75
160
Phase Margin (degrees)
60
120
45
80
30
40
15
0 0
0 10 20 30 40 50 60 70 80 90 100 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 5.5
Capacitive Load (pF) C037 Output Voltage (V) C023
VS = 5.5 V VS = 5.5 V
Figure 33. Phase Margin vs Capacitive Load Figure 34. Open Loop Voltage Gain vs Output Voltage
100 100
75 75
50
50
Output Voltage (mV)
25
25 0
0 -25
±25 -50
-75
±50
-100
±75 -125
±100 -150
0 0.3 0.6 0.9 0 0.3 0.6 0.9 1.2 1.5
Settling time (µs) C032 Settling time (µs) C033
Figure 35. Large Signal Settling Time (Positive) Figure 36. Large Signal Settling Time (Negative)
9 Detailed Description
9.1 Overview
The TLV906x devices are a family of low-power, rail-to-rail input and output op amps. These devices operate
from 1.8 V to 5.5 V, are unity-gain stable, and are designed for a wide range of general-purpose applications.
The input common-mode voltage range includes both rails and allows the TLV906x series to be used in virtually
any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially
in low-supply applications. The high bandwidth enables this family to drive the sample-hold circuitry of analog-to-
digital converters (ADCs).
V+
Reference
Current
V V
IN+ INÛ
V Class AB
BIAS1
Control V
O
Circuitry
V
BIAS2
VÛ
(Ground)
120
100
EMIRR (dB)
80
60
40
20
0
10M 100M 1G
Frequency (Hz) C041
The TLV906xS devices feature SHDN pins that disable the op amp, placing it into a low-power standby mode. In
this mode, the op amp typically consumes less than 1 µA. The SHDN pins are active-low, meaning that
shutdown mode is enabled when the input to the SHDN pin is a valid logic low.
The SHDN pins are referenced to the negative supply voltage of the op amp. The threshold of the shutdown
feature lies around 800 mV (typical) and does not change with respect to the supply voltage. Hysteresis has
been included in the switching threshold to ensure smooth switching characteristics. To ensure optimal shutdown
behavior, the SHDN pins should be driven with valid logic signals. A valid logic low is defined as a voltage
between V– and V– + 0.2 V. A valid logic high is defined as a voltage between V– + 1.2 V and V+. The shutdown
pin must either be connected to a valid high or a low voltage or driven, and not left as an open circuit. There is
no internal pull-up to enable the amplifier.
The SHDN pins are high-impedance CMOS inputs. Dual op amp versions are independently controlled, and
quad op amp versions are controlled in pairs with logic inputs. For battery-operated applications, this feature may
be used to greatly reduce the average current and extend battery life. The enable time is 10 µs for full shutdown
of all channels; disable time is 6 µs. When disabled, the output assumes a high-impedance state. This
architecture allows the TLV906xS to be operated as a gated amplifier (or to have the device output multiplexed
onto a common analog output bus). Shutdown time (tOFF) depends on loading conditions and increases as load
resistance increases. To ensure shutdown (disable) within a specific shutdown time, the specified 10-kΩ load to
midsupply (VS / 2) is required. If using the TLV906xS without a load, the resulting turnoff time is significantly
increased.
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
ILOAD ZLOAD
5V
+
TLV906x VOUT
Rshunt
VSHUNT 0.1 RF
165 k
RG
3.4 k
4
Output (V)
0
0 0.2 0.4 0.6 0.8 1
ILOAD (A) C219
CAUTION
Supply voltages larger than 6 V can permanently damage the device; see the Absolute
Maximum Ratings table.
Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-
impedance power supplies. For more detailed information on bypass capacitor placement, see the Layout
section.
V+
IOVERLOAD
10-mA maximum
Device VOUT
VIN
5 kW
12 Layout
VIN 1 + VIN 2 +
RG VOUT 1 RG VOUT 2
RF RF
OUT1 V+ GND
RF
OUT 2
GND IN1 ± OUT2
RG RF
VIN 1 IN1 + IN2 ± GND
RG
V± IN2 + VIN 2
13.5 Trademarks
E2E is a trademark of Texas Instruments.
Bluetooth is a registered trademark of Bluetooth SIG, Inc.
All other trademarks are the property of their respective owners.
13.6 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
13.7 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 10-Dec-2020
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLV9061IDBVR ACTIVE SOT-23 DBV 5 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 1OAF
TLV9061IDCKR ACTIVE SC70 DCK 5 3000 RoHS & Green SN Level-2-260C-1 YEAR -40 to 125 1CA
TLV9061IDPWR ACTIVE X2SON DPW 5 3000 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 CG
TLV9061SIDBVR ACTIVE SOT-23 DBV 6 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 1OEF
TLV9062IDDFR ACTIVE SOT-23-THIN DDF 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 T062
TLV9062IDGKR ACTIVE VSSOP DGK 8 2500 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 T062
TLV9062IDGKT ACTIVE VSSOP DGK 8 250 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 T062
TLV9062IDR ACTIVE SOIC D 8 2500 RoHS & Green SN Level-2-260C-1 YEAR -40 to 125 TL9062
TLV9062IDSGR ACTIVE WSON DSG 8 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 T062
TLV9062IDSGT ACTIVE WSON DSG 8 250 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 T062
TLV9062IPWR ACTIVE TSSOP PW 8 2000 RoHS & Green NIPDAU | SN Level-2-260C-1 YEAR -40 to 125 TL9062
TLV9062SIDGSR ACTIVE VSSOP DGS 10 2500 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 1TDX
TLV9062SIRUGR ACTIVE X2QFN RUG 10 3000 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 EOF
TLV9064IDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 TLV9064D
TLV9064IPWR ACTIVE TSSOP PW 14 2000 RoHS & Green SN Level-2-260C-1 YEAR -40 to 125 TLV9064
TLV9064IPWT ACTIVE TSSOP PW 14 250 RoHS & Green SN Level-2-260C-1 YEAR -40 to 125 TLV9064
TLV9064IRTER ACTIVE WQFN RTE 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 T9064
TLV9064IRUCR ACTIVE QFN RUC 14 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 1DD
TLV9064SIRTER ACTIVE WQFN RTE 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 T9064S
(1)
The marketing status values are defined as follows:
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 10-Dec-2020
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 30-Dec-2020
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 30-Dec-2020
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 30-Dec-2020
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
TLV9064IDR SOIC D 14 2500 336.6 336.6 41.3
TLV9064IPWR TSSOP PW 14 2000 366.0 364.0 50.0
TLV9064IPWT TSSOP PW 14 250 366.0 364.0 50.0
TLV9064IRTER WQFN RTE 16 3000 367.0 367.0 35.0
TLV9064IRUCR QFN RUC 14 3000 205.0 200.0 30.0
TLV9064SIRTER WQFN RTE 16 3000 367.0 367.0 35.0
Pack Materials-Page 3
PACKAGE OUTLINE
DBV0006A SCALE 4.000
SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
C
3.0
2.6 0.1 C
1.75
B A 1.45 MAX
1.45
PIN 1
INDEX AREA
1
6
2X 0.95
3.05
2.75
1.9 5
2
4
3
0.50
6X
0.25
0.15
0.2 C A B (1.1) TYP
0.00
0.25
GAGE PLANE 0.22
TYP
0.08
8
TYP 0.6
0 TYP SEATING PLANE
0.3
4214840/B 03/2018
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
5. Refernce JEDEC MO-178.
www.ti.com
EXAMPLE BOARD LAYOUT
DBV0006A SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
6X (1.1)
1
6X (0.6)
6
SYMM
2 5
2X (0.95)
3 4
SOLDER MASK
SOLDER MASK METAL METAL UNDER OPENING
OPENING SOLDER MASK
4214840/B 03/2018
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DBV0006A SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
6X (1.1)
1
6X (0.6)
6
SYMM
2 5
2X(0.95)
3 4
(R0.05) TYP
(2.6)
4214840/B 03/2018
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DBV0005A SCALE 4.000
SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
C
3.0
2.6 0.1 C
1.75 1.45
B A
1.45 0.90
PIN 1
INDEX AREA
1 5
2X 0.95
3.05
2.75
1.9 1.9
2
4
3
0.5
5X
0.3
0.15
0.2 C A B (1.1) TYP
0.00
0.25
GAGE PLANE 0.22
TYP
0.08
8
TYP 0.6
0 TYP SEATING PLANE
0.3
4214839/E 09/2019
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Refernce JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
www.ti.com
EXAMPLE BOARD LAYOUT
DBV0005A SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
5X (1.1)
1
5
5X (0.6)
SYMM
(1.9)
2
2X (0.95)
3 4
SOLDER MASK
SOLDER MASK METAL METAL UNDER OPENING
OPENING SOLDER MASK
4214839/E 09/2019
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DBV0005A SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
5X (1.1)
1
5
5X (0.6)
SYMM
2 (1.9)
2X(0.95)
3 4
(R0.05) TYP
(2.6)
4214839/E 09/2019
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DGS0010A SCALE 3.200
VSSOP - 1.1 mm max height
SMALL OUTLINE PACKAGE
C
5.05
TYP SEATING PLANE
4.75
A PIN 1 ID 0.1 C
AREA
8X 0.5
10
1
3.1
2.9 2X
NOTE 3 2
5
6
0.27
10X
0.17
3.1 0.1 C A B 1.1 MAX
B
2.9
NOTE 4
0.23
TYP
SEE DETAIL A 0.13
0.25
GAGE PLANE
0.7 0.15
0 -8 0.05
0.4
DETAIL A
TYPICAL
4221984/A 05/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.
www.ti.com
EXAMPLE BOARD LAYOUT
DGS0010A VSSOP - 1.1 mm max height
SMALL OUTLINE PACKAGE
10X (1.45)
10X (0.3) SYMM (R0.05)
1 TYP
10
SYMM
8X (0.5) 5 6
(4.4)
4221984/A 05/2015
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DGS0010A VSSOP - 1.1 mm max height
SMALL OUTLINE PACKAGE
10X (1.45)
SYMM (R0.05) TYP
10X (0.3)
1
10
SYMM
8X (0.5)
5 6
(4.4)
4221984/A 05/2015
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DPW0005A SCALE 12.000
X2SON - 0.4 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
0.85 A
B
0.75
0.4 MAX C
SEATING PLANE
NOTE 3
(0.1)
(0.25) 0.05
4X (0.05) 0.00
0.25 0.1
2
4
NOTE 3
2X 3
2X (0.26)
0.48
5
1
0.27
0.27 4X
0.17
0.17
0.1 C A B
(0.06)
0.05 C
0.32
3X
0.23
4223102/B 09/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The size and shape of this feature may vary.
www.ti.com
EXAMPLE BOARD LAYOUT
DPW0005A X2SON - 0.4 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
(0.78)
SYMM ( 0.1)
4X (0.42) VIA 0.05 MIN
ALL AROUND
1 TYP
5
4X (0.22)
SYMM
4X (0.26)
(0.48)
3
2 4
(R0.05) TYP
SOLDER MASK
4X (0.06) OPENING, TYP
( 0.25)
(0.21) TYP METAL UNDER
EXPOSED METAL SOLDER MASK
CLEARANCE TYP
4223102/B 09/2017
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note
in literature No. SLUA271 (www.ti.com/lit/slua271).
www.ti.com
EXAMPLE STENCIL DESIGN
DPW0005A X2SON - 0.4 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
4X (0.42) 4X (0.06)
5
4X (0.22) 1
( 0.24)
4X (0.26)
SYMM
(0.21) (0.48)
TYP
SOLDER MASK
EDGE 3
2
4
(R0.05) TYP
SYMM
(0.78)
EXPOSED PAD
92% PRINTED SOLDER COVERAGE BY AREA
SCALE:100X
4223102/B 09/2017
NOTES: (continued)
5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
PACKAGE OUTLINE
D0008A SCALE 2.800
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A PIN 1 ID AREA
6X .050
[1.27]
8
1
.189-.197 2X
[4.81-5.00] .150
NOTE 3 [3.81]
4X (0 -15 )
4
5
8X .012-.020
B .150-.157 [0.31-0.51]
.069 MAX
[3.81-3.98] .010 [0.25] C A B [1.75]
NOTE 4
.005-.010 TYP
[0.13-0.25]
4X (0 -15 )
SEE DETAIL A
.010
[0.25]
.004-.010
0 -8 [0.11-0.25]
.016-.050
[0.41-1.27] DETAIL A
(.041) TYPICAL
[1.04]
4214825/C 02/2019
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM SEE
DETAILS
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
EXPOSED
METAL EXPOSED
METAL
.0028 MAX .0028 MIN
[0.07] [0.07]
ALL AROUND ALL AROUND
4214825/C 02/2019
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55] SYMM
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
5 [0.05]
4
6X (.050 )
[1.27]
(.213)
[5.4]
4214825/C 02/2019
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
GENERIC PACKAGE VIEW
DSG 8 WSON - 0.8 mm max height
2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD
This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4224783/A
www.ti.com
PACKAGE OUTLINE
DSG0008A SCALE 5.500
WSON - 0.8 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
2.1 B
A
1.9
0.32
0.18
0.4
0.2
0.8 MAX C
SEATING PLANE
0.05
0.08 C
0.00
EXPOSED
THERMAL PAD 0.9 0.1 (0.2) TYP
4 5
6X 0.5
2X
9
1.5 1.6 0.1
8
1
0.32
8X
PIN 1 ID 0.4 0.18
8X
0.2 0.1 C A B
0.05 C
4218900/D 04/2020
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
www.ti.com
EXAMPLE BOARD LAYOUT
DSG0008A WSON - 0.8 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
8X (0.25)
(0.55)
SYMM 9
(1.6)
6X (0.5)
5
4
(1.9)
4218900/D 04/2020
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
on this view. It is recommended that vias under paste be filled, plugged or tented.
www.ti.com
EXAMPLE STENCIL DESIGN
DSG0008A WSON - 0.8 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
8X (0.25)
(0.45)
SYMM
9
6X (0.5) (0.7)
5
4
(1.9)
EXPOSED PAD 9:
87% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE
SCALE:25X
4218900/D 04/2020
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
PACKAGE OUTLINE
PW0008A SCALE 2.800
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
C
6.6 SEATING PLANE
TYP
6.2
A PIN 1 ID 0.1 C
AREA
6X 0.65
8
1
3.1 2X
2.9
NOTE 3 1.95
4
5
0.30
8X
0.19
4.5 1.2 MAX
B 0.1 C A B
4.3
NOTE 4
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.75 0.15
0 -8 0.05
0.50
DETAIL A
TYPICAL
4221848/A 02/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0008A TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
8X (0.45) SYMM
(R0.05)
1 TYP
8
SYMM
6X (0.65)
5
4
(5.8)
4221848/A 02/2015
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
PW0008A TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
SYMM (R0.05) TYP
8X (0.45)
1
8
SYMM
6X (0.65)
5
4
(5.8)
4221848/A 02/2015
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
RUC0014A X2QFN - 0.4 mm max height
PLASTIC QUAD FLAT PACK- NO LEAD
2.1 A
B 1.9
0.4 MAX
C
SEATING PLANE
0.08 C
0.05
0.00
SYMM
1.6
12
1
14 13 14X 0.25
0.15
PIN 1 ID SYMM
(45oX0.1) 14X 0.5 0.1 C A B
0.3
0.05 C
4220584/A 05/2019
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
www.ti.com
EXAMPLE BOARD LAYOUT
RUC0014A X2QFN - 0.4 mm max height
PLASTIC QUAD FLAT PACK- NO LEAD
SYMM
14X (0.6)
14X (0.2)
8X (0.4) SYMM
(1.6) (1.8)
(R0.05)
2X (0.4)
(1.8)
4220584/A 05/2019
NOTES: (continued)
3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
www.ti.com
EXAMPLE STENCIL DESIGN
RUC0014A X2QFN - 0.4 mm max height
PLASTIC QUAD FLAT PACK- NO LEAD
SYMM
14X (0.6)
14X (0.2)
8X (0.4) SYMM
(1.6) (1.8)
(R0.05)
2X (0.4)
(1.8)
4220584/A 05/2019
NOTES: (continued)
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
PACKAGE OUTLINE
DDF0008A SCALE 4.000
SOT-23 - 1.1 mm max height
PLASTIC SMALL OUTLINE
C
2.95 SEATING PLANE
TYP
2.65
A PIN 1 ID 0.1 C
AREA
6X 0.65
8
1
2.95
2.85 2X
NOTE 3 1.95
4
5
0.4
8X
0.2
1.65 0.1 C A B
B 1.1 MAX
1.55
0.20
TYP
0.08
SEE DETAIL A
0.25
GAGE PLANE
0.1
0 -8 0.6 0.0
0.3
DETAIL A
TYPICAL
4222047/B 11/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
www.ti.com
EXAMPLE BOARD LAYOUT
DDF0008A SOT-23 - 1.1 mm max height
PLASTIC SMALL OUTLINE
8X (1.05)
SYMM
1
8
8X (0.45)
SYMM
6X (0.65)
5
4
(R0.05)
TYP (2.6)
4222047/B 11/2015
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DDF0008A SOT-23 - 1.1 mm max height
PLASTIC SMALL OUTLINE
8X (1.05) SYMM
(R0.05) TYP
1
8
8X (0.45)
SYMM
6X (0.65)
5
4
(2.6)
4222047/B 11/2015
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
7. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated