ATmega328 Datasheet
ATmega328 Datasheet
ATmega328 Datasheet
8-bit Atmel
Microcontroller
with 4/8/16/32K
Bytes In-System
Programmable
Flash
ATmega48A
ATmega48PA
ATmega88A
ATmega88PA
ATmega168A
ATmega168PA
ATmega328
ATmega328P
Rev. 8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
1. Pin Configurations
Figure 1-1.
Pinout ATmega48A/PA/88A/PA/168A/PA/328/P
28 PDIP
PD2 (INT0/PCINT18)
PD1 (TXD/PCINT17)
PD0 (RXD/PCINT16)
PC6 (RESET/PCINT14)
PC5 (ADC5/SCL/PCINT13)
PC4 (ADC4/SDA/PCINT12)
PC3 (ADC3/PCINT11)
PC2 (ADC2/PCINT10)
32
31
30
29
28
27
26
25
(PCINT14/RESET) PC6
(PCINT16/RXD) PD0
(PCINT17/TXD) PD1
(PCINT18/INT0) PD2
(PCINT19/OC2B/INT1) PD3
(PCINT20/XCK/T0) PD4
VCC
GND
(PCINT6/XTAL1/TOSC1) PB6
(PCINT7/XTAL2/TOSC2) PB7
(PCINT21/OC0B/T1) PD5
(PCINT22/OC0A/AIN0) PD6
(PCINT23/AIN1) PD7
(PCINT0/CLKO/ICP1) PB0
24
23
22
21
20
19
18
17
1
2
3
4
5
6
7
8
PC1 (ADC1/PCINT9)
PC0 (ADC0/PCINT8)
ADC7
GND
AREF
ADC6
AVCC
PB5 (SCK/PCINT5)
(PCINT21/OC0B/T1) PD5
(PCINT22/OC0A/AIN0) PD6
(PCINT23/AIN1) PD7
(PCINT0/CLKO/ICP1) PB0
(PCINT1/OC1A) PB1
(PCINT2/SS/OC1B) PB2
(PCINT3/OC2A/MOSI) PB3
(PCINT4/MISO) PB4
9
10
11
12
13
14
15
16
PD2 (INT0/PCINT18)
PD1 (TXD/PCINT17)
PD0 (RXD/PCINT16)
PC6 (RESET/PCINT14)
PC5 (ADC5/SCL/PCINT13)
PC4 (ADC4/SDA/PCINT12)
PC3 (ADC3/PCINT11)
PC2 (ADC2/PCINT10)
32
31
30
29
28
27
26
25
PD2 (INT0/PCINT18)
PD1 (TXD/PCINT17)
PD0 (RXD/PCINT16)
PC6 (RESET/PCINT14)
PC5 (ADC5/SCL/PCINT13)
PC4 (ADC4/SDA/PCINT12)
PC3 (ADC3/PCINT11)
28
27
26
25
24
23
22
21
20
19
18
17
16
15
PC2 (ADC2/PCINT10)
PC1 (ADC1/PCINT9)
PC0 (ADC0/PCINT8)
GND
AREF
AVCC
PB5 (SCK/PCINT5)
Table 1-1.
(PCINT22/OC0A/AIN0) PD6
(PCINT23/AIN1) PD7
(PCINT0/CLKO/ICP1) PB0
(PCINT1/OC1A) PB1
(PCINT2/SS/OC1B) PB2
(PCINT3/OC2A/MOSI) PB3
(PCINT4/MISO) PB4
(PCINT19/OC2B/INT1) PD3
(PCINT20/XCK/T0) PD4
GND
VCC
GND
VCC
(PCINT6/XTAL1/TOSC1) PB6
(PCINT7/XTAL2/TOSC2) PB7
24
23
22
21
20
19
18
17
1
2
3
4
5
6
7
8
PC1 (ADC1/PCINT9)
PC0 (ADC0/PCINT8)
ADC7
GND
AREF
ADC6
AVCC
PB5 (SCK/PCINT5)
9
10
11
12
13
14
15
16
8
9
10
11
12
13
14
1
2
3
4
5
6
7
PC5 (ADC5/SCL/PCINT13)
PC4 (ADC4/SDA/PCINT12)
PC3 (ADC3/PCINT11)
PC2 (ADC2/PCINT10)
PC1 (ADC1/PCINT9)
PC0 (ADC0/PCINT8)
GND
AREF
AVCC
PB5 (SCK/PCINT5)
PB4 (MISO/PCINT4)
PB3 (MOSI/OC2A/PCINT3)
PB2 (SS/OC1B/PCINT2)
PB1 (OC1A/PCINT1)
(PCINT19/OC2B/INT1) PD3
(PCINT20/XCK/T0) PD4
VCC
GND
(PCINT6/XTAL1/TOSC1) PB6
(PCINT7/XTAL2/TOSC2) PB7
(PCINT21/OC0B/T1) PD5
28
27
26
25
24
23
22
21
20
19
18
17
16
15
(PCINT21/OC0B/T1) PD5
(PCINT22/OC0A/AIN0) PD6
(PCINT23/AIN1) PD7
(PCINT0/CLKO/ICP1) PB0
(PCINT1/OC1A) PB1
(PCINT2/SS/OC1B) PB2
(PCINT3/OC2A/MOSI) PB3
(PCINT4/MISO) PB4
(PCINT19/OC2B/INT1) PD3
(PCINT20/XCK/T0) PD4
GND
VCC
GND
VCC
(PCINT6/XTAL1/TOSC1) PB6
(PCINT7/XTAL2/TOSC2) PB7
1
2
3
4
5
6
7
8
9
10
11
12
13
14
PD2
PD1
PC6
PC4
PC2
PC1
PD3
PD4
PD0
PC5
PC3
PC0
GND
GND
ADC7
GND
VDD
VDD
AREF
ADC6
PB6
PD6
PB0
PB2
AVDD
PB5
PB7
PD5
PD7
PB1
PB3
PB4
2
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
1.1
1.1.1
Pin Descriptions
VCC
Digital supply voltage.
1.1.2
GND
Ground.
1.1.3
1.1.4
Port C (PC5:0)
Port C is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The
PC5...0 output buffers have symmetrical drive characteristics with both high sink and source
capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up
resistors are activated. The Port C pins are tri-stated when a reset condition becomes active,
even if the clock is not running.
1.1.5
PC6/RESET
If the RSTDISBL Fuse is programmed, PC6 is used as an I/O pin. Note that the electrical characteristics of PC6 differ from those of the other pins of Port C.
If the RSTDISBL Fuse is unprogrammed, PC6 is used as a Reset input. A low level on this pin
for longer than the minimum pulse length will generate a Reset, even if the clock is not running.
The minimum pulse length is given in Table 29-12 on page 324. Shorter pulses are not guaranteed to generate a Reset.
The various special features of Port C are elaborated in Alternate Functions of Port C on page
87.
1.1.6
Port D (PD7:0)
Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The
Port D output buffers have symmetrical drive characteristics with both high sink and source
capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up
resistors are activated. The Port D pins are tri-stated when a reset condition becomes active,
even if the clock is not running.
3
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The various special features of Port D are elaborated in Alternate Functions of Port D on page
90.
1.1.7
AVCC
AVCC is the supply voltage pin for the A/D Converter, PC3:0, and ADC7:6. It should be externally
connected to VCC, even if the ADC is not used. If the ADC is used, it should be connected to VCC
through a low-pass filter. Note that PC6...4 use digital supply voltage, VCC.
1.1.8
AREF
AREF is the analog reference pin for the A/D Converter.
1.1.9
4
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
2. Overview
The ATmega48A/PA/88A/PA/168A/PA/328/P is a low-power CMOS 8-bit microcontroller based
on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock
cycle, the ATmega48A/PA/88A/PA/168A/PA/328/P achieves throughputs approaching 1 MIPS
per MHz allowing the system designer to optimize power consumption versus processing speed.
Block Diagram
Block Diagram
GND
Figure 2-1.
VCC
2.1
Watchdog
Timer
Watchdog
Oscillator
Oscillator
Circuits /
Clock
Generation
Power
Supervision
POR / BOD &
RESET
debugWIRE
Flash
SRAM
PROGRAM
LOGIC
CPU
EEPROM
AVCC
AREF
DATABUS
GND
8bit T/C 0
16bit T/C 1
A/D Conv.
8bit T/C 2
Analog
Comp.
Internal
Bandgap
USART 0
SPI
TWI
PORT D (8)
PORT B (8)
PORT C (7)
RESET
XTAL[1..2]
PD[0..7]
PB[0..7]
PC[0..6]
ADC[6..7]
The AVR core combines a rich instruction set with 32 general purpose working registers. All the
32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent
registers to be accessed in one single instruction executed in one clock cycle. The resulting
5
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.
The ATmega48A/PA/88A/PA/168A/PA/328/P provides the following features: 4K/8Kbytes of InSystem Programmable Flash with Read-While-Write capabilities, 256/512/512/1Kbytes
EEPROM, 512/1K/1K/2Kbytes SRAM, 23 general purpose I/O lines, 32 general purpose working registers, three flexible Timer/Counters with compare modes, internal and external
interrupts, a serial programmable USART, a byte-oriented 2-wire Serial Interface, an SPI serial
port, a 6-channel 10-bit ADC (8 channels in TQFP and QFN/MLF packages), a programmable
Watchdog Timer with internal Oscillator, and five software selectable power saving modes. The
Idle mode stops the CPU while allowing the SRAM, Timer/Counters, USART, 2-wire Serial Interface, SPI port, and interrupt system to continue functioning. The Power-down mode saves the
register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing
the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize
switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is
running while the rest of the device is sleeping. This allows very fast start-up combined with low
power consumption.
Atmel offers the QTouch library for embedding capacitive touch buttons, sliders and wheels
functionality into AVR microcontrollers. The patented charge-transfer signal acquisition offers
robust sensing and includes fully debounced reporting of touch keys and includes Adjacent Key
Suppression (AKS) technology for unambiguous detection of key events. The easy-to-use
QTouch Suite toolchain allows you to explore, develop and debug your own touch applications.
The device is manufactured using Atmels high density non-volatile memory technology. The
On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI
serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the
application program in the Application Flash memory. Software in the Boot Flash section will
continue to run while the Application Flash section is updated, providing true Read-While-Write
operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a
monolithic chip, the Atmel ATmega48A/PA/88A/PA/168A/PA/328/P is a powerful microcontroller
that provides a highly flexible and cost effective solution to many embedded control applications.
The ATmega48A/PA/88A/PA/168A/PA/328/P AVR is supported with a full suite of program and
system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.
2.2
Device
Flash
EEPROM
RAM
ATmega48A
4KBytes
256Bytes
512Bytes
1 instruction word/vector
ATmega48PA
4KBytes
256Bytes
512Bytes
1 instruction word/vector
ATmega88A
8KBytes
512Bytes
1KBytes
1 instruction word/vector
6
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 2-1.
Device
Flash
EEPROM
RAM
ATmega88PA
8KBytes
512Bytes
1KBytes
1 instruction word/vector
ATmega168A
16KBytes
512Bytes
1KBytes
2 instruction words/vector
ATmega168PA
16KBytes
512Bytes
1KBytes
2 instruction words/vector
ATmega328
32KBytes
1KBytes
2KBytes
2 instruction words/vector
ATmega328P
32KBytes
1KBytes
2KBytes
2 instruction words/vector
7
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
3. Resources
A comprehensive set of development tools, application notes and datasheets are available for
download on http://www.atmel.com/avr.
Note:
1.
4. Data Retention
Reliability Qualification results show that the projected data retention failure rate is much less
than 1 PPM over 20 years at 85C or 100 years at 25C.
8
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
7. AVR CPU Core
7.1
Overview
This section discusses the AVR core architecture in general. The main function of the CPU core
is to ensure correct program execution. The CPU must therefore be able to access memories,
perform calculations, control peripherals, and handle interrupts.
Figure 7-1.
Flash
Program
Memory
Program
Counter
Status
and Control
32 x 8
General
Purpose
Registrers
Control Lines
Direct Addressing
Instruction
Decoder
Indirect Addressing
Instruction
Register
Interrupt
Unit
SPI
Unit
Watchdog
Timer
ALU
Analog
Comparator
I/O Module1
Data
SRAM
I/O Module 2
I/O Module n
EEPROM
I/O Lines
In order to maximize performance and parallelism, the AVR uses a Harvard architecture with
separate memories and buses for program and data. Instructions in the program memory are
executed with a single level pipelining. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed
in every clock cycle. The program memory is In-System Reprogrammable Flash memory.
The fast-access Register File contains 32 x 8-bit general purpose working registers with a single
clock cycle access time. This allows single-cycle Arithmetic Logic Unit (ALU) operation. In a typ-
9
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
ical ALU operation, two operands are output from the Register File, the operation is executed,
and the result is stored back in the Register File in one clock cycle.
Six of the 32 registers can be used as three 16-bit indirect address register pointers for Data
Space addressing enabling efficient address calculations. One of the these address pointers
can also be used as an address pointer for look up tables in Flash program memory. These
added function registers are the 16-bit X-, Y-, and Z-register, described later in this section.
The ALU supports arithmetic and logic operations between registers or between a constant and
a register. Single register operations can also be executed in the ALU. After an arithmetic operation, the Status Register is updated to reflect information about the result of the operation.
Program flow is provided by conditional and unconditional jump and call instructions, able to
directly address the whole address space. Most AVR instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction.
Program Flash memory space is divided in two sections, the Boot Program section and the
Application Program section. Both sections have dedicated Lock bits for write and read/write
protection. The SPM instruction that writes into the Application Flash memory section must
reside in the Boot Program section.
During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the
Stack. The Stack is effectively allocated in the general data SRAM, and consequently the Stack
size is only limited by the total SRAM size and the usage of the SRAM. All user programs must
initialize the SP in the Reset routine (before subroutines or interrupts are executed). The Stack
Pointer (SP) is read/write accessible in the I/O space. The data SRAM can easily be accessed
through the five different addressing modes supported in the AVR architecture.
The memory spaces in the AVR architecture are all linear and regular memory maps.
A flexible interrupt module has its control registers in the I/O space with an additional Global
Interrupt Enable bit in the Status Register. All interrupts have a separate Interrupt Vector in the
Interrupt Vector table. The interrupts have priority in accordance with their Interrupt Vector position. The lower the Interrupt Vector address, the higher the priority.
The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, SPI, and other I/O functions. The I/O Memory can be accessed directly, or as the Data
Space locations following those of the Register File, 0x20 - 0x5F. In addition, the
ATmega48A/PA/88A/PA/168A/PA/328/P has Extended I/O space from 0x60 - 0xFF in SRAM
where only the ST/STS/STD and LD/LDS/LDD instructions can be used.
7.2
7.3
Status Register
The Status Register contains information about the result of the most recently executed arithmetic instruction. This information can be used for altering program flow in order to perform
conditional operations. Note that the Status Register is updated after all ALU operations, as
10
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
specified in the Instruction Set Reference. This will in many cases remove the need for using the
dedicated compare instructions, resulting in faster and more compact code.
The Status Register is not automatically stored when entering an interrupt routine and restored
when returning from an interrupt. This must be handled by software.
7.3.1
0x3F (0x5F)
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
SREG
11
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
7.4
Addr.
R0
0x00
R1
0x01
R2
0x02
R13
0x0D
General
R14
0x0E
Purpose
R15
0x0F
Working
R16
0x10
Registers
R17
0x11
R26
0x1A
R27
0x1B
R28
0x1C
R29
0x1D
R30
0x1E
R31
0x1F
Most of the instructions operating on the Register File have direct access to all registers, and
most of them are single cycle instructions.
As shown in Figure 7-2, each register is also assigned a data memory address, mapping them
directly into the first 32 locations of the user Data Space. Although not being physically implemented as SRAM locations, this memory organization provides great flexibility in access of the
registers, as the X-, Y- and Z-pointer registers can be set to index any register in the file.
12
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
7.4.1
X-register
XH
XL
0
R27 (0x1B)
15
Y-register
R26 (0x1A)
YH
YL
0
R29 (0x1D)
Z-register
R28 (0x1C)
15
ZH
R31 (0x1F)
ZL
7
0
0
R30 (0x1E)
In the different addressing modes these address registers have functions as fixed displacement,
automatic increment, and automatic decrement (see the instruction set reference for details).
7.5
Stack Pointer
The Stack is mainly used for storing temporary data, for storing local variables and for storing
return addresses after interrupts and subroutine calls. Note that the Stack is implemented as
growing from higher to lower memory locations. The Stack Pointer Register always points to the
top of the Stack. The Stack Pointer points to the data SRAM Stack area where the Subroutine
and Interrupt Stacks are located. A Stack PUSH command will decrease the Stack Pointer.
The Stack in the data SRAM must be defined by the program before any subroutine calls are
executed or interrupts are enabled. Initial Stack Pointer value equals the last address of the
internal SRAM and the Stack Pointer must be set to point above start of the SRAM, see Table 83 on page 19.
See Table 7-1 for Stack Pointer details.
Table 7-1.
Instruction
Stack pointer
Description
PUSH
Decremented by 1
CALL
ICALL
RCALL
Decremented by 2
POP
Incremented by 1
RET
RETI
Incremented by 2
The AVR Stack Pointer is implemented as two 8-bit registers in the I/O space. The number of
bits actually used is implementation dependent. Note that the data space in some implementations of the AVR architecture is so small that only SPL is needed. In this case, the SPH Register
will not be present.
13
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
7.5.1
SPH and SPL Stack Pointer High and Stack Pointer Low Register
Bit
15
14
13
12
11
10
0x3E (0x5E)
SP15
SP14
SP13
SP12
SP11
SP10
SP9
SP8
SPH
0x3D (0x5D)
SP7
SP6
SP5
SP4
SP3
SP2
SP1
SP0
SPL
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
RAMEND
Read/Write
Initial Value
7.6
T2
T3
T4
clkCPU
1st Instruction Fetch
1st Instruction Execute
2nd Instruction Fetch
2nd Instruction Execute
3rd Instruction Fetch
3rd Instruction Execute
4th Instruction Fetch
Figure 7-5 shows the internal timing concept for the Register File. In a single clock cycle an ALU
operation using two register operands is executed, and the result is stored back to the destination register.
Figure 7-5.
T2
T3
T4
clkCPU
Total Execution Time
Register Operands Fetch
ALU Operation Execute
Result Write Back
14
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
7.7
15
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example
in r16, SREG
cli
C Code Example
char cSREG;
cSREG = SREG; /* store SREG value */
/* disable interrupts during timed sequence */
_CLI();
EECR |= (1<<EEMPE); /* start EEPROM write */
EECR |= (1<<EEPE);
SREG = cSREG; /* restore SREG value (I-bit) */
When using the SEI instruction to enable interrupts, the instruction following SEI will be executed before any pending interrupts, as shown in this example.
Assembly Code Example
sei
C Code Example
__enable_interrupt(); /* set Global Interrupt Enable */
__sleep(); /* enter sleep, waiting for interrupt */
/* note: will enter sleep before any pending interrupt(s) */
7.7.1
16
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
8. AVR Memories
8.1
Overview
This section describes the different memories in the ATmega48A/PA/88A/PA/168A/PA/328/P.
The AVR architecture has two main memory spaces, the Data Memory and the Program Memory space. In addition, the ATmega48A/PA/88A/PA/168A/PA/328/P features an EEPROM
Memory for data storage. All three memory spaces are linear and regular.
8.2
17
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 8-1.
0x7FF
Figure 8-2.
18
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
8.3
Data Memory
32 Registers
64 I/O Registers
160 Ext I/O Reg.
0x0000 - 0x001F
0x0020 - 0x005F
0x0060 - 0x00FF
0x0100
Internal SRAM
(512/1024/1024/2048 x 8)
0x02FF/0x04FF/0x4FF/0x08FF
19
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
8.3.1
T2
T3
clkCPU
Address
Compute Address
Address valid
Write
Data
WR
Read
Data
RD
8.4
Next Instruction
8.4.1
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
8.4.2
8.5
I/O Memory
The I/O space definition of the ATmega48A/PA/88A/PA/168A/PA/328/P is shown in Register
Summary on page 533.
All ATmega48A/PA/88A/PA/168A/PA/328/P I/Os and peripherals are placed in the I/O space. All
I/O locations may be accessed by the LD/LDS/LDD and ST/STS/STD instructions, transferring
data between the 32 general purpose working registers and the I/O space. I/O Registers within
the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In
these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
Refer to the instruction set section for more details. When using the I/O specific commands IN
and OUT, the I/O addresses 0x00 - 0x3F must be used. When addressing I/O Registers as data
space using LD and ST instructions, 0x20 must be added to these addresses. The
ATmega48A/PA/88A/PA/168A/PA/328/P is a complex microcontroller with more peripheral units
than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 - 0xFF in SRAM, only the ST/STS/STD and
LD/LDS/LDD instructions can be used.
For compatibility with future devices, reserved bits should be written to zero if accessed.
Reserved I/O memory addresses should never be written.
Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most
other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore
be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
The I/O and peripherals control registers are explained in later sections.
21
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
8.5.1
8.6
8.6.1
Register Description
EEARH and EEARL The EEPROM Address Register
Bit
15
14
13
12
11
10
0x22 (0x42)
EEAR8
EEARH
0x21 (0x41)
EEAR7
EEAR6
EEAR5
EEAR4
EEAR3
EEAR2
EEAR1
EEAR0
EEARL
Read/Write
Initial Value
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0x20 (0x40)
MSB
LSB
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
EEDR
0x1F (0x3F)
EEPM1
EEPM0
EERIE
EEMPE
EEPE
EERE
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
EECR
22
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bits 5, 4 EEPM1 and EEPM0: EEPROM Programming Mode Bits
The EEPROM Programming mode bit setting defines which programming action that will be triggered when writing EEPE. It is possible to program data in one atomic operation (erase the old
value and program the new value) or to split the Erase and Write operations in two different
operations. The Programming times for the different modes are shown in Table 8-1. While EEPE
is set, any write to EEPMn will be ignored. During reset, the EEPMn bits will be reset to 0b00
unless the EEPROM is busy programming.
Table 8-1.
EEPM1
EEPM0
Programming
Time
3.4ms
1.8ms
Erase Only
1.8ms
Write Only
Operation
23
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Caution: An interrupt between step 5 and step 6 will make the write cycle fail, since the
EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is
interrupting another EEPROM access, the EEAR or EEDR Register will be modified, causing the
interrupted EEPROM access to fail. It is recommended to have the Global Interrupt Flag cleared
during all the steps to avoid these problems.
When the write access time has elapsed, the EEPE bit is cleared by hardware. The user software can poll this bit and wait for a zero before writing the next byte. When EEPE has been set,
the CPU is halted for two cycles before the next instruction is executed.
Bit 0 EERE: EEPROM Read Enable
The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct
address is set up in the EEAR Register, the EERE bit must be written to a logic one to trigger the
EEPROM read. The EEPROM read access takes one instruction, and the requested data is
available immediately. When the EEPROM is read, the CPU is halted for four cycles before the
next instruction is executed.
The user should poll the EEPE bit before starting the read operation. If a write operation is in
progress, it is neither possible to read the EEPROM, nor to change the EEAR Register.
The calibrated Oscillator is used to time the EEPROM accesses. Table 8-2 lists the typical programming time for EEPROM access from the CPU.
Table 8-2.
Symbol
EEPROM write
(from CPU)
26,368
3.3ms
The following code examples show one assembly and one C function for writing to the
EEPROM. The examples assume that interrupts are controlled (e.g. by disabling interrupts globally) so that no interrupts will occur during execution of these functions. The examples also
assume that no Flash Boot Loader is present in the software. If such code is present, the
EEPROM write function must also wait for any ongoing SPM command to finish.
24
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
C Code Example
void EEPROM_write(unsigned int uiAddress, unsigned char ucData)
{
/* Wait for completion of previous write */
while(EECR & (1<<EEPE))
;
/* Set up address and Data Registers */
EEAR = uiAddress;
EEDR = ucData;
/* Write logical one to EEMPE */
EECR |= (1<<EEMPE);
/* Start eeprom write by setting EEPE */
EECR |= (1<<EEPE);
}
25
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The next code examples show assembly and C functions for reading the EEPROM. The examples assume that interrupts are controlled so that no interrupts will occur during execution of
these functions.
Assembly Code Example
EEPROM_read:
; Wait for completion of previous write
sbic EECR,EEPE
rjmp EEPROM_read
; Set up address (r18:r17) in address register
out EEARH, r18
out EEARL, r17
; Start eeprom read by writing EERE
sbi EECR,EERE
; Read data from Data Register
in
r16,EEDR
ret
C Code Example
unsigned char EEPROM_read(unsigned int uiAddress)
{
/* Wait for completion of previous write */
while(EECR & (1<<EEPE))
;
/* Set up address register */
EEAR = uiAddress;
/* Start eeprom read by writing EERE */
EECR |= (1<<EERE);
/* Return data from Data Register */
return EEDR;
}
8.6.4
8.6.5
MSB
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
LSB
GPIOR2
8.6.6
0x2B (0x4B)
0x2A (0x4A)
MSB
LSB
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
GPIOR1
0x1E (0x3E)
MSB
LSB
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
GPIOR0
26
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
9. System Clock and Clock Options
9.1
Clock Distribution
Asynchronous
Timer/Counter
General I/O
Modules
ADC
CPU Core
RAM
Flash and
EEPROM
clkADC
clkI/O
AVR Clock
Control Unit
clkASY
clkFLASH
System Clock
Prescaler
Source clock
Clock
Multiplexer
Timer/Counter
Oscillator
External Clock
clkCPU
Crystal
Oscillator
Reset Logic
Watchdog Timer
Watchdog clock
Watchdog
Oscillator
Low-frequency
Crystal Oscillator
Calibrated RC
Oscillator
9.1.1
9.1.2
Note that if a level triggered interrupt is used for wake-up from Power-down, the required level
must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the
level disappears before the end of the Start-up Time, the MCU will still wake up, but no interrupt
will be generated. The start-up time is defined by the SUT and CKSEL Fuses as described in
System Clock and Clock Options on page 27.
27
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
9.1.3
9.1.4
9.1.5
9.2
Clock Sources
The device has the following clock source options, selectable by Flash Fuse bits as shown
below. The clock from the selected source is input to the AVR clock generator, and routed to the
appropriate modules.
Table 9-1.
CKSEL3...0
1111 - 1000
0111 - 0110
0101 - 0100
0011
0010
External Clock
0000
Reserved
0001
Note:
9.2.1
9.2.2
28
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
selectable delays are shown in Table 9-2. The frequency of the Watchdog Oscillator is voltage
dependent as shown in Typical Characteristics on page 332.
Table 9-2.
Number of Cycles
0ms
0ms
4.1ms
4.3ms
512
65ms
69ms
8K (8,192)
Main purpose of the delay is to keep the AVR in reset until it is supplied with minimum VCC. The
delay will not monitor the actual voltage and it will be required to select a delay longer than the
VCC rise time. If this is not possible, an internal or external Brown-Out Detection circuit should be
used. A BOD circuit will ensure sufficient VCC before it releases the reset, and the time-out delay
can be disabled. Disabling the time-out delay without utilizing a Brown-Out Detection circuit is
not recommended.
The oscillator is required to oscillate for a minimum number of cycles before the clock is considered stable. An internal ripple counter monitors the oscillator output clock, and keeps the internal
reset active for a given number of clock cycles. The reset is then released and the device will
start to execute. The recommended oscillator start-up time is dependent on the clock type, and
varies from 6 cycles for an externally applied clock to 32K cycles for a low frequency crystal.
The start-up sequence for the clock includes both the time-out delay and the start-up time when
the device starts up from reset. When starting up from Power-save or Power-down mode, VCC is
assumed to be at a sufficient level and only the start-up time is included.
9.3
29
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 9-2.
C2
XTAL2 (TOSC2)
C1
XTAL1 (TOSC1)
GND
The Low Power Oscillator can operate in three different modes, each optimized for a specific frequency range. The operating mode is selected by the fuses CKSEL3...1 as shown in Table 9-3
on page 30.
Table 9-3.
Frequency Range
(MHz)
CKSEL3...1(1)
0.4 - 0.9
100(2)
0.9 - 3.0
12 - 22
101
3.0 - 8.0
12 - 22
110
8.0 - 16.0
12 - 22
111
Notes:
1. This is the recommended CKSEL settings for the difference frequency ranges.
2. This option should not be used with crystals, only with ceramic resonators.
3. If the crystal frequency exceeds the specification of the device (depends on VCC), the CKDIV8
Fuse can be programmed in order to divide the internal frequency by 8. It must be ensured
that the resulting divided clock meets the frequency specification of the device.
The CKSEL0 Fuse together with the SUT1...0 Fuses select the start-up times as shown in Table
9-4.
Table 9-4.
Start-up Times for the Low Power Crystal Oscillator Clock Selection
Start-up Time from
Power-down and
Power-save
Additional Delay
from Reset
(VCC = 5.0V)
CKSEL0
SUT1...0
258 CK
14CK + 4.1ms(1)
00
258 CK
14CK + 65ms(1)
01
1K CK
14CK(2)
10
1K CK
14CK + 4.1ms(2)
11
1K CK
14CK + 65ms(2)
00
Oscillator Source /
Power Conditions
30
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 9-4.
Start-up Times for the Low Power Crystal Oscillator Clock Selection (Continued)
Start-up Time from
Power-down and
Power-save
Additional Delay
from Reset
(VCC = 5.0V)
CKSEL0
SUT1...0
16K CK
14CK
01
16K CK
14CK + 4.1ms
10
16K CK
14CK + 65ms
11
Oscillator Source /
Power Conditions
Notes:
9.4
1. These options should only be used when not operating close to the maximum frequency of the
device, and only if frequency stability at start-up is not important for the application. These
options are not suitable for crystals.
2. These options are intended for use with ceramic resonators and will ensure frequency stability
at start-up. They can also be used with crystals when not operating close to the maximum frequency of the device, and if frequency stability at start-up is not important for the application.
Frequency Range(1)
(MHz)
0.4 - 20
Notes:
CKSEL3...1
011
1. If the cryatal frequency exceeds the specification of the device (depends on VCC), the CKDIV8
Fuse can be programmed in order to divide the internal frequency by 8. It must be ensured
that the resulting divided clock meets the frequency specification of the device.
31
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 9-3.
C2
XTAL2 (TOSC2)
C1
XTAL1 (TOSC1)
GND
Table 9-6.
Start-up Times for the Full Swing Crystal Oscillator Clock Selection
Start-up Time from
Power-down and
Power-save
Additional Delay
from Reset
(VCC = 5.0V)
CKSEL0
SUT1...0
258 CK
14CK + 4.1ms(1)
00
258 CK
14CK + 65ms(1)
01
1K CK
14CK(2)
10
1K CK
14CK + 4.1ms(2)
11
1K CK
14CK + 65ms(2)
00
16K CK
14CK
01
16K CK
14CK + 4.1ms
10
16K CK
14CK + 65ms
11
Oscillator Source /
Power Conditions
Notes:
1. These options should only be used when not operating close to the maximum frequency of the
device, and only if frequency stability at start-up is not important for the application. These
options are not suitable for crystals.
2. These options are intended for use with ceramic resonators and will ensure frequency stability
at start-up. They can also be used with crystals when not operating close to the maximum frequency of the device, and if frequency stability at start-up is not important for the application.
32
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
9.5
Note:
6.5
75
9.0
65
12.5
30
The Low-frequency Crystal Oscillator provides an internal load capacitance, see Table 9-8 at
each TOSC pin.
Table 9-8.
Cap(Xtal1/Tosc1)
Cap(Xtal2/Tosc2)
ATmega48A/PA/88A/PA/168A/PA/3
28/P
System Osc.
18pF
8pF
Timer Osc.
18pF
8pF
The capacitance (Ce+Ci) needed at each TOSC pin can be calculated by using:
C = 2 CL C s
where:
Ce - is optional external capacitors as described in Figure 9-2 on page 30
Ci - is the pin capacitance in Table 9-8
CL - is the load capacitance for a 32.768kHz crystal specified by the crystal vendor
CS - is the total stray capacitance for one TOSC pin.
Crystals specifying load capacitance (CL) higher than 6 pF, require external capacitors applied
as described in Figure 9-2 on page 30.
The Low-frequency Crystal Oscillator must be selected by setting the CKSEL Fuses to 0110 or
0111, as shown in Table 9-10 on page 34. Start-up times are determined by the SUT Fuses as
shown in Table 9-9.
Table 9-9.
SUT1...0
00
4 CK
01
4 CK + 4.1ms
10
4 CK + 65ms
11
Recommended Usage
Fast rising power or BOD enabled
Reserved
33
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 9-10.
CKSEL3...
0
0100(1)
1K CK
0101
32K CK
Note:
9.6
1. This option should only be used if frequency stability at start-up is not important for the
application
Notes:
CKSEL3...0
7.3 - 8.1
0010(1)
When this Oscillator is selected, start-up times are determined by the SUT Fuses as shown in
Table 9-12.
Table 9-12.
SUT1...0
BOD enabled
6 CK
14CK(1)
00
6 CK
14CK + 4.1ms
Power Conditions
6 CK
14CK + 65ms
(2)
Reserved
Note:
01
10
11
34
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
9.7
Note:
CKSEL3...0
128kHz
0011
1. Note that the 128kHz oscillator is a very low power clock source, and is not designed for high
accuracy.
When this clock source is selected, start-up times are determined by the SUT Fuses as shown in
Table 9-14.
Table 9-14.
Power Conditions
00
BOD enabled
6 CK
14CK
6 CK
14CK + 4ms
01
6 CK
14CK + 64ms
10
Reserved
Note:
9.8
SUT1...0
11
External Clock
To drive the device from an external clock source, XTAL1 should be driven as shown in Figure
9-4. To run the device on an external clock, the CKSEL Fuses must be programmed to 0000
(see Table 9-15).
Table 9-15.
Figure 9-4.
CKSEL3...0
0 - 20MHz
0000
PB7
XTAL2
EXTERNAL
CLOCK
SIGNAL
XTAL1
GND
When this clock source is selected, start-up times are determined by the SUT Fuses as shown in
Table 9-16.
35
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 9-16.
SUT1...0
BOD enabled
6 CK
14CK
00
6 CK
14CK + 4.1ms
01
6 CK
14CK + 65ms
10
Power Conditions
Reserved
11
When applying an external clock, it is required to avoid sudden changes in the applied clock frequency to ensure stable operation of the MCU. A variation in frequency of more than 2% from
one clock cycle to the next can lead to unpredictable behavior. If changes of more than 2% is
required, ensure that the MCU is kept in Reset during the changes.
Note that the System Clock Prescaler can be used to implement run-time changes of the internal
clock frequency while still ensuring stable operation. Refer to System Clock Prescaler on page
36 for details.
9.9
9.10
Timer/Counter Oscillator
ATmega48A/PA/88A/PA/168A/PA/328/P uses the same crystal oscillator for Low-frequency
Oscillator and Timer/Counter Oscillator. See Low Frequency Crystal Oscillator on page 33 for
details on the oscillator and crystal requirements.
ATmega48A/PA/88A/PA/168A/PA/328/P share the Timer/Counter Oscillator Pins (TOSC1 and
TOSC2) with XTAL1 and XTAL2. When using the Timer/Counter Oscillator, the system clock
needs to be four times the oscillator frequency. Due to this and the pin sharing, the Timer/Counter Oscillator can only be used when the Calibrated Internal RC Oscillator is selected as system
clock source.
Applying an external clock source to TOSC1 can be done if EXTCLK in the ASSR Register is
written to logic one. See Asynchronous Operation of Timer/Counter2 on page 157 for further
description on selecting external clock as input instead of a 32.768kHz watch crystal.
9.11
36
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
When switching between prescaler settings, the System Clock Prescaler ensures that no
glitches occurs in the clock system. It also ensures that no intermediate frequency is higher than
neither the clock frequency corresponding to the previous setting, nor the clock frequency corresponding to the new setting. The ripple counter that implements the prescaler runs at the
frequency of the undivided clock, which may be faster than the CPU's clock frequency. Hence, it
is not possible to determine the state of the prescaler - even if it were readable, and the exact
time it takes to switch from one clock division to the other cannot be exactly predicted. From the
time the CLKPS values are written, it takes between T1 + T2 and T1 + 2 * T2 before the new
clock frequency is active. In this interval, 2 active clock edges are produced. Here, T1 is the previous clock period, and T2 is the period corresponding to the new prescaler setting.
To avoid unintentional changes of clock frequency, a special write procedure must be followed
to change the CLKPS bits:
1. Write the Clock Prescaler Change Enable (CLKPCE) bit to one and all other bits in
CLKPR to zero.
2. Within four cycles, write the desired value to CLKPS while writing a zero to CLKPCE.
Interrupts must be disabled when changing prescaler setting to make sure the write procedure is
not interrupted.
37
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
9.12
9.12.1
Register Description
OSCCAL Oscillator Calibration Register
Bit
(0x66)
Read/Write
CAL7
CAL6
CAL5
CAL4
CAL3
CAL2
CAL1
CAL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
OSCCAL
CLKPCE
CLKPS3
CLKPS2
CLKPS1
CLKPS0
Read/Write
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x61)
CLKPR
38
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The CKDIV8 Fuse determines the initial value of the CLKPS bits. If CKDIV8 is unprogrammed,
the CLKPS bits will be reset to 0000. If CKDIV8 is programmed, CLKPS bits are reset to
0011, giving a division factor of 8 at start up. This feature should be used if the selected clock
source has a higher frequency than the maximum frequency of the device at the present operating conditions. Note that any value can be written to the CLKPS bits regardless of the CKDIV8
Fuse setting. The Application software must ensure that a sufficient division factor is chosen if
the selected clock source has a higher frequency than the maximum frequency of the device at
the present operating conditions. The device is shipped with the CKDIV8 Fuse programmed.
Table 9-17.
CLKPS3
CLKPS2
CLKPS1
CLKPS0
16
32
64
128
256
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
39
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10. Power Management and Sleep Modes
Sleep modes enable the application to shut down unused modules in the MCU, thereby saving
power. The AVR provides various sleep modes allowing the user to tailor the power consumption to the applications requirements.
When enabled, the Brown-out Detector (BOD) actively monitors the power supply voltage during
the sleep periods. To further save power, it is possible to disable the BOD in some sleep modes.
See BOD Disable(1) on page 41 for more details.
10.1
Sleep Modes
Figure 9-1 on page 27 presents the different clock systems in the
ATmega48A/PA/88A/PA/168A/PA/328/P, and their distribution. The figure is helpful in selecting
an appropriate sleep mode. Table 10-1 shows the different sleep modes, their wake up sources
BOD disable ability.(1)
Note:
Active Clock Domains and Wake-up Sources in the Different Sleep Modes.
clkASY
Main Clock
Source Enabled
Timer Oscillator
Enabled
TWI Address
Match
Timer2
SPM/EEPROM
Ready
ADC
WDT
Other I/O
X(2)
X(2)
X(3)
X(2)
X(3)
X(3)
(3)
X(3)
Power-down
Power-save
Standby
Notes:
X(2)
(1)
Extended
Standby
Wake-up Sources
clkADC
ADC Noise
Reduction
Oscillators
clkIO
Idle
clkFLASH
Sleep Mode
clkCPU
X(2)
X(2)
Software
BOD Disable
Table 10-1.
To enter any of the six sleep modes, the SE bit in SMCR must be written to logic one and a
SLEEP instruction must be executed. The SM2, SM1, and SM0 bits in the SMCR Register select
which sleep mode (Idle, ADC Noise Reduction, Power-down, Power-save, Standby, or Extended
Standby) will be activated by the SLEEP instruction. See Table 10-2 on page 45 for a summary.
If an enabled interrupt occurs while the MCU is in a sleep mode, the MCU wakes up. The MCU
is then halted for four cycles in addition to the start-up time, executes the interrupt routine, and
resumes execution from the instruction following SLEEP. The contents of the Register File and
SRAM are unaltered when the device wakes up from sleep. If a reset occurs during sleep mode,
the MCU wakes up and executes from the Reset Vector.
40
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10.2
BOD Disable(1)
When the Brown-out Detector (BOD) is enabled by BODLEVEL fuses - see Table 28-7 on page
299 and onwards, the BOD is actively monitoring the power supply voltage during a sleep
period. To save power, it is possible to disable the BOD by software for some of the sleep
modes, see Table 10-1 on page 40. The sleep mode power consumption will then be at the
same level as when BOD is globally disabled by fuses. If BOD is disabled in software, the BOD
function is turned off immediately after entering the sleep mode. Upon wake-up from sleep, BOD
is automatically enabled again. This ensures safe operation in case the VCC level has dropped
during the sleep period.
When the BOD has been disabled, the wake-up time from sleep mode will be approximately 60
s to ensure that the BOD is working correctly before the MCU continues executing code.
BOD disable is controlled by bit 6, BODS (BOD Sleep) in the control register MCUCR, see
MCUCR MCU Control Register on page 46. Writing this bit to one turns off the BOD in relevant sleep modes, while a zero in this bit keeps BOD active. Default setting keeps BOD active,
i.e. BODS set to zero.
Writing to the BODS bit is controlled by a timed sequence and an enable bit, see MCUCR
MCU Control Register on page 46.
Note:
10.3
Idle Mode
When the SM2...0 bits are written to 000, the SLEEP instruction makes the MCU enter Idle
mode, stopping the CPU but allowing the SPI, USART, Analog Comparator, ADC, 2-wire Serial
Interface, Timer/Counters, Watchdog, and the interrupt system to continue operating. This sleep
mode basically halts clkCPU and clkFLASH, while allowing the other clocks to run.
Idle mode enables the MCU to wake up from external triggered interrupts as well as internal
ones like the Timer Overflow and USART Transmit Complete interrupts. If wake-up from the
Analog Comparator interrupt is not required, the Analog Comparator can be powered down by
setting the ACD bit in the Analog Comparator Control and Status Register ACSR. This will
reduce power consumption in Idle mode. If the ADC is enabled, a conversion starts automatically when this mode is entered.
10.4
1. Timer/Counter2 will only keep running in asynchronous mode, see 8-bit Timer/Counter2 with
PWM and Asynchronous Operation on page 146 for details.
41
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10.5
Power-down Mode
When the SM2...0 bits are written to 010, the SLEEP instruction makes the MCU enter Powerdown mode. In this mode, the external Oscillator is stopped, while the external interrupts, the 2wire Serial Interface address watch, and the Watchdog continue operating (if enabled). Only an
External Reset, a Watchdog System Reset, a Watchdog Interrupt, a Brown-out Reset, a 2-wire
Serial Interface address match, an external level interrupt on INT0 or INT1, or a pin change
interrupt can wake up the MCU. This sleep mode basically halts all generated clocks, allowing
operation of asynchronous modules only.
Note:
If a level triggered interrupt is used for wake-up from Power-down, the required level must be held
long enough for the MCU to complete the wake-up to trigger the level interrupt. If the level disappears before the end of the Start-up Time, the MCU will still wake up, but no interrupt will be
generated. External Interrupts on page 72. The start-up time is defined by the SUT and CKSEL
Fuses as described in System Clock and Clock Options on page 27.
When waking up from Power-down mode, there is a delay from the wake-up condition occurs
until the wake-up becomes effective. This allows the clock to restart and become stable after
having been stopped. The wake-up period is defined by the same CKSEL Fuses that define the
Reset Time-out period, as described in Clock Sources on page 28.
10.6
Power-save Mode
When the SM2...0 bits are written to 011, the SLEEP instruction makes the MCU enter Powersave mode. This mode is identical to Power-down, with one exception:
If Timer/Counter2 is enabled, it will keep running during sleep. The device can wake up from
either Timer Overflow or Output Compare event from Timer/Counter2 if the corresponding
Timer/Counter2 interrupt enable bits are set in TIMSK2, and the Global Interrupt Enable bit in
SREG is set.
If Timer/Counter2 is not running, Power-down mode is recommended instead of Power-save
mode.
The Timer/Counter2 can be clocked both synchronously and asynchronously in Power-save
mode. If Timer/Counter2 is not using the asynchronous clock, the Timer/Counter Oscillator is
stopped during sleep. If Timer/Counter2 is not using the synchronous clock, the clock source is
stopped during sleep. Note that even if the synchronous clock is running in Power-save, this
clock is only available for Timer/Counter2.
10.7
Standby Mode
When the SM2...0 bits are 110 and an external crystal/resonator clock option is selected, the
SLEEP instruction makes the MCU enter Standby mode. This mode is identical to Power-down
with the exception that the Oscillator is kept running. From Standby mode, the device wakes up
in six clock cycles.
42
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10.8
10.9
10.10.2
Analog Comparator
When entering Idle mode, the Analog Comparator should be disabled if not used. When entering
ADC Noise Reduction mode, the Analog Comparator should be disabled. In other sleep modes,
the Analog Comparator is automatically disabled. However, if the Analog Comparator is set up
to use the Internal Voltage Reference as input, the Analog Comparator should be disabled in all
sleep modes. Otherwise, the Internal Voltage Reference will be enabled, independent of sleep
mode. Refer to Analog Comparator on page 248 for details on how to configure the Analog
Comparator.
10.10.3
Brown-out Detector
If the Brown-out Detector is not needed by the application, this module should be turned off. If
the Brown-out Detector is enabled by the BODLEVEL Fuses, it will be enabled in all sleep
modes, and hence, always consume power. In the deeper sleep modes, this will contribute significantly to the total current consumption. Refer to Brown-out Detection on page 50 for details
on how to configure the Brown-out Detector.
43
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10.10.4
10.10.5
Watchdog Timer
If the Watchdog Timer is not needed in the application, the module should be turned off. If the
Watchdog Timer is enabled, it will be enabled in all sleep modes and hence always consume
power. In the deeper sleep modes, this will contribute significantly to the total current consumption. Refer to Watchdog Timer on page 52 for details on how to configure the Watchdog Timer.
10.10.6
Port Pins
When entering a sleep mode, all port pins should be configured to use minimum power. The
most important is then to ensure that no pins drive resistive loads. In sleep modes where both
the I/O clock (clkI/O) and the ADC clock (clkADC) are stopped, the input buffers of the device will
be disabled. This ensures that no power is consumed by the input logic when not needed. In
some cases, the input logic is needed for detecting wake-up conditions, and it will then be
enabled. Refer to the section Digital Input Enable and Sleep Modes on page 81 for details on
which pins are enabled. If the input buffer is enabled and the input signal is left floating or have
an analog signal level close to VCC/2, the input buffer will use excessive power.
For analog input pins, the digital input buffer should be disabled at all times. An analog signal
level close to VCC/2 on an input pin can cause significant current even in active mode. Digital
input buffers can be disabled by writing to the Digital Input Disable Registers (DIDR1 and
DIDR0). Refer to DIDR1 Digital Input Disable Register 1 on page 251 and DIDR0 Digital
Input Disable Register 0 on page 268 for details.
10.10.7
44
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10.11 Register Description
10.11.1
0x33 (0x53)
SM2
SM1
SM0
SE
Read/Write
R/W
R/W
R/W
R/W
Initial Value
SMCR
Note:
SM2
SM1
SM0
Sleep Mode
Idle
Power-down
Power-save
Reserved
Reserved
Standby(1)
External Standby(1)
1. Standby mode is only recommended for use with external crystals or resonators.
45
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
10.11.2
0x35 (0x55)
BODS(1)
BODSE(1)
PUD
IVSEL
IVCE
Read/Write
R/W
R/W
R/W
R/W
R/W
Initial Value
MCUCR
10.11.3
PRTWI
PRTIM2
PRTIM0
PRTIM1
PRSPI
PRUSART0
PRADC
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x64)
PRR
46
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 2 PRSPI: Power Reduction Serial Peripheral Interface
If using debugWIRE On-chip Debug System, this bit should not be written to one.
Writing a logic one to this bit shuts down the Serial Peripheral Interface by stopping the clock to
the module. When waking up the SPI again, the SPI should be re initialized to ensure proper
operation.
Bit 1 PRUSART0: Power Reduction USART0
Writing a logic one to this bit shuts down the USART by stopping the clock to the module. When
waking up the USART again, the USART should be re initialized to ensure proper operation.
Bit 0 PRADC: Power Reduction ADC
Writing a logic one to this bit shuts down the ADC. The ADC must be disabled before shut down.
The analog comparator cannot use the ADC input MUX when the ADC is shut down.
47
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
11. System Control and Reset
11.1
11.2
Reset Sources
The ATmega48A/PA/88A/PA/168A/PA/328/P has four sources of reset:
Power-on Reset. The MCU is reset when the supply voltage is below the Power-on Reset
threshold (VPOT).
External Reset. The MCU is reset when a low level is present on the RESET pin for longer than
the minimum pulse length.
Watchdog System Reset. The MCU is reset when the Watchdog Timer period expires and the
Watchdog System Reset mode is enabled.
Brown-out Reset. The MCU is reset when the supply voltage VCC is below the Brown-out Reset
threshold (VBOT) and the Brown-out Detector is enabled.
48
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 11-1. Reset Logic
DATA BUS
PORF
BORF
EXTRF
WDRF
MCU Status
Register (MCUSR)
Power-on Reset
Circuit
Brown-out
Reset Circuit
BODLEVEL [2..0]
Pull-up Resistor
SPIKE
FILTER
RSTDISBL
Watchdog
Oscillator
Clock
Generator
CK
Delay Counters
TIMEOUT
CKSEL[3:0]
SUT[1:0]
11.3
Power-on Reset
A Power-on Reset (POR) pulse is generated by an On-chip detection circuit. The detection level
is defined in System and Reset Characteristics on page 324. The POR is activated whenever
VCC is below the detection level. The POR circuit can be used to trigger the start-up Reset, as
well as to detect a failure in supply voltage.
A Power-on Reset (POR) circuit ensures that the device is reset from Power-on. Reaching the
Power-on Reset threshold voltage invokes the delay counter, which determines how long the
device is kept in RESET after VCC rise. The RESET signal is activated again, without any delay,
when VCC decreases below the detection level.
Figure 11-2. MCU Start-up, RESET Tied to VCC
VCC
RESET
TIME-OUT
VPOT
VRST
tTOUT
INTERNAL
RESET
49
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 11-3. MCU Start-up, RESET Extended Externally
VCC
RESET
VPOT
VRST
TIME-OUT
tTOUT
INTERNAL
RESET
11.4
External Reset
An External Reset is generated by a low level on the RESET pin. Reset pulses longer than the
minimum pulse width (see System and Reset Characteristics on page 324) will generate a
reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset.
When the applied signal reaches the Reset Threshold Voltage VRST on its positive edge, the
delay counter starts the MCU after the Time-out period tTOUT has expired. The External Reset
can be disabled by the RSTDISBL fuse, see Table 28-7 on page 299.
Figure 11-4. External Reset During Operation
CC
11.5
Brown-out Detection
ATmega48A/PA/88A/PA/168A/PA/328/P has an On-chip Brown-out Detection (BOD) circuit for
monitoring the VCC level during operation by comparing it to a fixed trigger level. The trigger level
for the BOD can be selected by the BODLEVEL Fuses. The trigger level has a hysteresis to
ensure spike free Brown-out Detection. The hysteresis on the detection level should be interpreted as VBOT+ = VBOT + VHYST/2 and VBOT- = VBOT - VHYST/2.When the BOD is enabled, and VCC
decreases to a value below the trigger level (VBOT- in Figure 11-5 on page 51), the Brown-out
Reset is immediately activated. When VCC increases above the trigger level (VBOT+ in Figure 115 on page 51), the delay counter starts the MCU after the Time-out period tTOUT has expired.
The BOD circuit will only detect a drop in VCC if the voltage stays below the trigger level for longer than tBOD given in System and Reset Characteristics on page 324.
50
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 11-5. Brown-out Reset During Operation
VCC
VBOT-
VBOT+
RESET
tTOUT
TIME-OUT
INTERNAL
RESET
11.6
CK
11.7
11.7.1
51
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
ADC is used. To reduce power consumption in Power-down mode, the user can avoid the three
conditions above to ensure that the reference is turned off before entering Power-down mode.
11.8
11.8.1
Watchdog Timer
Features
11.8.2
Overview
ATmega48A/PA/88A/PA/168A/PA/328/P has an Enhanced Watchdog Timer (WDT). The WDT
is a timer counting cycles of a separate on-chip 128kHz oscillator. The WDT gives an interrupt or
a system reset when the counter reaches a given time-out value. In normal operation mode, it is
required that the system uses the WDR - Watchdog Timer Reset - instruction to restart the counter before the time-out value is reached. If the system doesn't restart the counter, an interrupt or
system reset will be issued.
128kHz
OSCILLATOR
WATCHDOG
RESET
WDE
OSC/2K
OSC/4K
OSC/8K
OSC/16K
OSC/32K
OSC/64K
OSC/128K
OSC/256K
OSC/512K
OSC/1024K
WDP0
WDP1
WDP2
WDP3
MCU RESET
WDIF
WDIE
INTERRUPT
In Interrupt mode, the WDT gives an interrupt when the timer expires. This interrupt can be used
to wake the device from sleep-modes, and also as a general system timer. One example is to
limit the maximum time allowed for certain operations, giving an interrupt when the operation
has run longer than expected. In System Reset mode, the WDT gives a reset when the timer
expires. This is typically used to prevent system hang-up in case of runaway code. The third
mode, Interrupt and System Reset mode, combines the other two modes by first giving an interrupt and then switch to System Reset mode. This mode will for instance allow a safe shutdown
by saving critical parameters before a system reset.
The Watchdog always on (WDTON) fuse, if programmed, will force the Watchdog Timer to System Reset mode. With the fuse programmed the System Reset mode bit (WDE) and Interrupt
52
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
mode bit (WDIE) are locked to 1 and 0 respectively. To further ensure program security, alterations to the Watchdog set-up must follow timed sequences. The sequence for clearing WDE and
changing time-out configuration is as follows:
1. In the same operation, write a logic one to the Watchdog change enable bit (WDCE) and
WDE. A logic one must be written to WDE regardless of the previous value of the WDE
bit.
2. Within the next four clock cycles, write the WDE and Watchdog prescaler bits (WDP) as
desired, but with the WDCE bit cleared. This must be done in one operation.
The following code example shows one assembly and one C function for turning off the Watchdog Timer. The example assumes that interrupts are controlled (e.g. by disabling interrupts
globally) so that no interrupts will occur during the execution of these functions.
53
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
r16, MCUSR
andi
out
MCUSR, r16
r16, (0<<WDE)
C Code Example(1)
void WDT_off(void)
{
__disable_interrupt();
__watchdog_reset();
/* Clear WDRF in MCUSR */
MCUSR &= ~(1<<WDRF);
/* Write logical one to WDCE and WDE */
/* Keep old prescaler setting to prevent unintentional time-out */
WDTCSR |= (1<<WDCE) | (1<<WDE);
/* Turn off WDT */
WDTCSR = 0x00;
__enable_interrupt();
}
Note:
Note: If the Watchdog is accidentally enabled, for example by a runaway pointer or brown-out
condition, the device will be reset and the Watchdog Timer will stay enabled. If the code is not
set up to handle the Watchdog, this might lead to an eternal loop of time-out resets. To avoid this
situation, the application software should always clear the Watchdog System Reset Flag
(WDRF) and the WDE control bit in the initialization routine, even if the Watchdog is not in use.
54
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The following code example shows one assembly and one C function for changing the time-out
value of the Watchdog Timer.
Assembly Code Example(1)
WDT_Prescaler_Change:
; Turn off global interrupt
cli
; Reset Watchdog Timer
wdr
; Start timed sequence
lds r16, WDTCSR
ori
C Code Example(1)
void WDT_Prescaler_Change(void)
{
__disable_interrupt();
__watchdog_reset();
/* Start timed
sequence */
__enable_interrupt();
}
Note:
Note: The Watchdog Timer should be reset before any change of the WDP bits, since a change
in the WDP bits can result in a time-out when switching to a shorter time-out period.
55
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
11.9
11.9.1
Register Description
MCUSR MCU Status Register
The MCU Status Register provides information on which reset source caused an MCU reset.
Bit
0x34 (0x54)
WDRF
BORF
EXTRF
PORF
Read/Write
R/W
R/W
R/W
R/W
Initial Value
MCUSR
(0x60)
WDIF
WDIE
WDP3
WDCE
WDE
WDP2
WDP1
WDP0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
WDTCSR
ATmega48A/PA/88A/PA/168A/PA/328/P
Watchdog Timer will set WDIF. Executing the corresponding interrupt vector will clear WDIE and
WDIF automatically by hardware (the Watchdog goes to System Reset Mode). This is useful for
keeping the Watchdog Timer security while using the interrupt. To stay in Interrupt and System
Reset Mode, WDIE must be set after each interrupt. This should however not be done within the
interrupt service routine itself, as this might compromise the safety-function of the Watchdog
System Reset mode. If the interrupt is not executed before the next time-out, a System Reset
will be applied.
Table 11-1.
WDTON(1)
WDE
WDIE
Mode
Action on Time-out
Stopped
None
Interrupt Mode
Interrupt
Reset
Reset
Note:
WDP3
WDP2
WDP1
WDP0
Typical Time-out at
VCC = 5.0V
2K (2048) cycles
16ms
4K (4096) cycles
32ms
8K (8192) cycles
64ms
0.125 s
0.25 s
0.5 s
1.0 s
2.0 s
57
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 11-2.
WDP3
WDP2
WDP1
WDP0
Typical Time-out at
VCC = 5.0V
4.0 s
8.0 s
Reserved
58
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
12. Interrupts
This section describes the specifics of the interrupt handling as performed in
ATmega48A/PA/88A/PA/168A/PA/328/P. For a general explanation of the AVR interrupt handling, refer to Reset and Interrupt Handling on page 15.
The interrupt vectors in ATmega 48A/48PA, ATmega88A/88PA, ATmega168A/168PA and
ATmega328/328P are generally the same, with the following differences:
Each Interrupt Vector occupies two instruction words in ATmega168A/168PA and
ATmega328/328P, and one instruction word in ATmega 48A/48PA and ATmega88A/88PA.
ATmega 48A/48PA does not have a separate Boot Loader Section. In ATmega88A/88PA,
ATmega168A/168PA and ATmega328/328P, the Reset Vector is affected by the BOOTRST
fuse, and the Interrupt Vector start address is affected by the IVSEL bit in MCUCR.
12.1
Table 12-1.
Vector No.
Program Address
Source
Interrupt Definition
0x000
RESET
External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset
0x001
INT0
0x002
INT1
0x003
PCINT0
0x004
PCINT1
0x005
PCINT2
0x006
WDT
0x007
TIMER2 COMPA
0x008
TIMER2 COMPB
10
0x009
TIMER2 OVF
Timer/Counter2 Overflow
11
0x00A
TIMER1 CAPT
12
0x00B
TIMER1 COMPA
13
0x00C
TIMER1 COMPB
14
0x00D
TIMER1 OVF
Timer/Counter1 Overflow
15
0x00E
TIMER0 COMPA
16
0x00F
TIMER0 COMPB
17
0x010
TIMER0 OVF
Timer/Counter0 Overflow
18
0x011
SPI, STC
19
0x012
USART, RX
USART Rx Complete
20
0x013
USART, UDRE
21
0x014
USART, TX
USART, Tx Complete
22
0x015
ADC
23
0x016
EE READY
EEPROM Ready
59
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 12-1.
Vector No.
Program Address
Source
Interrupt Definition
24
0x017
ANALOG COMP
Analog Comparator
25
0x018
TWI
26
0x019
SPM READY
The most typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega 48A/48PA is:
Address Labels Code
Comments
0x000
rjmp
RESET
; Reset Handler
0x001
rjmp
EXT_INT0
; IRQ0 Handler
0x002
rjmp
EXT_INT1
; IRQ1 Handler
0x003
rjmp
PCINT0
; PCINT0 Handler
0x004
rjmp
PCINT1
; PCINT1 Handler
0x005
rjmp
PCINT2
; PCINT2 Handler
0x006
rjmp
WDT
0x007
rjmp
TIM2_COMPA
0x008
rjmp
TIM2_COMPB
0x009
rjmp
TIM2_OVF
0x00A
rjmp
TIM1_CAPT
0x00B
rjmp
TIM1_COMPA
0x00C
rjmp
TIM1_COMPB
0x00D
rjmp
TIM1_OVF
0x00E
rjmp
TIM0_COMPA
0x00F
rjmp
TIM0_COMPB
0x010
rjmp
TIM0_OVF
0x011
rjmp
SPI_STC
0x012
rjmp
USART_RXC
0x013
rjmp
USART_UDRE
0x014
rjmp
USART_TXC
0x015
rjmp
ADC
0x016
rjmp
EE_RDY
0x017
rjmp
ANA_COMP
0x018
rjmp
TWI
0x019
rjmp
SPM_RDY
0x01ARESET:
ldi
0x01B
out
SPH,r16
0x01C
ldi
r16, low(RAMEND)
0x01D
out
SPL,r16
0x01E
sei
0x01F
...
; Enable interrupts
<instr>
...
...
xxx
...
60
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
12.2
Table 12-2.
Vector No.
Program
Address(2)
Source
Interrupt Definition
0x000(1)
RESET
External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset
0x001
INT0
0x002
INT1
0x003
PCINT0
0x004
PCINT1
0x005
PCINT2
0x006
WDT
0x007
TIMER2 COMPA
0x008
TIMER2 COMPB
10
0x009
TIMER2 OVF
Timer/Counter2 Overflow
11
0x00A
TIMER1 CAPT
12
0x00B
TIMER1 COMPA
13
0x00C
TIMER1 COMPB
14
0x00D
TIMER1 OVF
Timer/Counter1 Overflow
15
0x00E
TIMER0 COMPA
16
0x00F
TIMER0 COMPB
17
0x010
TIMER0 OVF
Timer/Counter0 Overflow
18
0x011
SPI, STC
19
0x012
USART, RX
USART Rx Complete
20
0x013
USART, UDRE
21
0x014
USART, TX
USART, Tx Complete
22
0x015
ADC
23
0x016
EE READY
EEPROM Ready
24
0x017
ANALOG COMP
Analog Comparator
25
0x018
TWI
26
0x019
SPM READY
Notes:
1. When the BOOTRST Fuse is programmed, the device will jump to the Boot Loader address at reset, see Boot Loader Support Read-While-Write Self-Programming on page 280.
2. When the IVSEL bit in MCUCR is set, Interrupt Vectors will be moved to the start of the Boot Flash Section. The address of
each Interrupt Vector will then be the address in this table added to the start address of the Boot Flash Section.
Table 12-3 on page 62 shows reset and Interrupt Vectors placement for the various combinations of BOOTRST and IVSEL settings. If the program never enables an interrupt source, the
Interrupt Vectors are not used, and regular program code can be placed at these locations. This
is also the case if the Reset Vector is in the Application section while the Interrupt Vectors are in
the Boot section or vice versa.
61
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 12-3.
BOOTRST
IVSEL
Note:
Reset Address
0x000
0x001
0x000
0x001
1. The Boot Reset Address is shown in Table 27-7 on page 292. For the BOOTRST Fuse 1
means unprogrammed while 0 means programmed.
The most typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega88A/88PA is:
Address Labels Code
Comments
0x000
rjmp
RESET
; Reset Handler
0x001
rjmp
EXT_INT0
; IRQ0 Handler
0x002
rjmp
EXT_INT1
; IRQ1 Handler
0x003
rjmp
PCINT0
; PCINT0 Handler
0x004
rjmp
PCINT1
; PCINT1 Handler
0x005
rjmp
PCINT2
; PCINT2 Handler
0x006
rjmp
WDT
0x007
rjmp
TIM2_COMPA
0X008
rjmp
TIM2_COMPB
0x009
rjmp
TIM2_OVF
0x00A
rjmp
TIM1_CAPT
0x00B
rjmp
TIM1_COMPA
0x00C
rjmp
TIM1_COMPB
0x00D
rjmp
TIM1_OVF
0x00E
rjmp
TIM0_COMPA
0x00F
rjmp
TIM0_COMPB
0x010
rjmp
TIM0_OVF
0x011
rjmp
SPI_STC
0x012
rjmp
USART_RXC
0x013
rjmp
USART_UDRE
0x014
rjmp
USART_TXC
0x015
rjmp
ADC
0x016
rjmp
EE_RDY
0x017
rjmp
ANA_COMP
0x018
rjmp
TWI
0x019
rjmp
SPM_RDY
0x01ARESET:
ldi
0x01B
out
SPH,r16
0x01C
ldi
r16, low(RAMEND)
0x01D
0x01E
out
sei
SPL,r16
0x01F
<instr>
;
; Set Stack Pointer to top of RAM
; Enable interrupts
xxx
62
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2Kbytes and the
IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and
general program setup for the Reset and Interrupt Vector Addresses in ATmega88A/88PA is:
Address Labels Code
Comments
0x000
RESET: ldi
0x001
out
SPH,r16
0x002
ldi
r16,low(RAMEND)
0x003
0x004
out
sei
SPL,r16
0x005
<instr>
; Enable interrupts
xxx
;
.org 0xC01
0xC01
rjmp
EXT_INT0
; IRQ0 Handler
0xC02
rjmp
EXT_INT1
; IRQ1 Handler
...
...
...
0xC19
rjmp
SPM_RDY
When the BOOTRST Fuse is programmed and the Boot section size set to 2Kbytes, the most
typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega88A/88PA is:
Address Labels Code
Comments
.org 0x001
0x001
rjmp
EXT_INT0
; IRQ0 Handler
0x002
rjmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x019
rjmp
SPM_RDY
;
.org 0xC00
0xC00
RESET: ldi
0xC01
out
SPH,r16
0xC02
ldi
r16,low(RAMEND)
0xC03
0xC04
out
sei
SPL,r16
0xC05
<instr>
; Enable interrupts
xxx
When the BOOTRST Fuse is programmed, the Boot section size set to 2Kbytes and the IVSEL
bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general
program setup for the Reset and Interrupt Vector Addresses in ATmega88A/88PA is:
Address Labels Code
Comments
;
.org 0xC00
0xC00
rjmp
RESET
; Reset handler
0xC01
rjmp
EXT_INT0
; IRQ0 Handler
0xC02
rjmp
EXT_INT1
; IRQ1 Handler
...
...
...
0xC19
rjmp
SPM_RDY
;
0xC1A
RESET: ldi
63
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
12.3
0xC1B
out
SPH,r16
0xC1C
ldi
r16,low(RAMEND)
0xC1D
0xC1E
out
sei
SPL,r16
0xC1F
<instr>
; Enable interrupts
xxx
Table 12-4.
VectorNo.
0x0000
Source
Interrupt Definition
RESET
External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset
0x0002
INT0
0x0004
INT1
0x0006
PCINT0
0x0008
PCINT1
0x000A
PCINT2
0x000C
WDT
0x000E
TIMER2 COMPA
0x0010
TIMER2 COMPB
10
0x0012
TIMER2 OVF
Timer/Counter2 Overflow
11
0x0014
TIMER1 CAPT
12
0x0016
TIMER1 COMPA
13
0x0018
TIMER1 COMPB
14
0x001A
TIMER1 OVF
Timer/Counter1 Overflow
15
0x001C
TIMER0 COMPA
16
0x001E
TIMER0 COMPB
17
0x0020
TIMER0 OVF
Timer/Counter0 Overflow
18
0x0022
SPI, STC
19
0x0024
USART, RX
USART Rx Complete
20
0x0026
USART, UDRE
21
0x0028
USART, TX
USART, Tx Complete
22
0x002A
ADC
23
0x002C
EE READY
EEPROM Ready
24
0x002E
ANALOG COMP
Analog Comparator
25
0x0030
TWI
26
0x0032
SPM READY
Notes:
1. When the BOOTRST Fuse is programmed, the device will jump to the Boot Loader address at reset, see Boot Loader Support Read-While-Write Self-Programming on page 280.
2. When the IVSEL bit in MCUCR is set, Interrupt Vectors will be moved to the start of the Boot Flash Section. The address of
each Interrupt Vector will then be the address in this table added to the start address of the Boot Flash Section.
64
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 12-5 on page 65 shows reset and Interrupt Vectors placement for the various combinations of BOOTRST and IVSEL settings. If the program never enables an interrupt source, the
Interrupt Vectors are not used, and regular program code can be placed at these locations. This
is also the case if the Reset Vector is in the Application section while the Interrupt Vectors are in
the Boot section or vice versa.
Table 12-5.
BOOTRST
IVSEL
Note:
Reset Address
0x000
0x002
0x000
0x002
1. The Boot Reset Address is shown in Table 27-7 on page 292. For the BOOTRST Fuse 1
means unprogrammed while 0 means programmed.
The most typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega168A/168PA is:
Address Labels Code
Comments
0x0000
jmp
RESET
; Reset Handler
0x0002
jmp
EXT_INT0
; IRQ0 Handler
0x0004
jmp
EXT_INT1
; IRQ1 Handler
0x0006
jmp
PCINT0
; PCINT0 Handler
0x0008
jmp
PCINT1
; PCINT1 Handler
0x000A
jmp
PCINT2
; PCINT2 Handler
0x000C
jmp
WDT
0x000E
jmp
TIM2_COMPA
0x0010
jmp
TIM2_COMPB
0x0012
jmp
TIM2_OVF
0x0014
jmp
TIM1_CAPT
0x0016
jmp
TIM1_COMPA
0x0018
jmp
TIM1_COMPB
0x001A
jmp
TIM1_OVF
0x001C
jmp
TIM0_COMPA
0x001E
jmp
TIM0_COMPB
0x0020
jmp
TIM0_OVF
0x0022
jmp
SPI_STC
0x0024
jmp
USART_RXC
0x0026
jmp
USART_UDRE
0x0028
jmp
USART_TXC
0x002A
jmp
ADC
0x002C
jmp
EE_RDY
0x002E
jmp
ANA_COMP
0x0030
jmp
TWI
0x0032
jmp
SPM_RDY
ldi
;
0x0033RESET:
65
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
0x0034
out
SPH,r16
0x0035
ldi
r16, low(RAMEND)
0x0036
out
SPL,r16
0x0037
sei
0x0038
...
; Enable interrupts
<instr>
...
...
xxx
...
When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2Kbytes and the
IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and
general program setup for the Reset and Interrupt Vector Addresses in ATmega168A/168PA is:
Address Labels Code
Comments
0x0000
RESET: ldi
0x0001
out
SPH,r16
0x0002
ldi
r16,low(RAMEND)
0x0003
0x0004
out
sei
SPL,r16
0x0005
<instr>
; Enable interrupts
xxx
;
.org 0x1C02
0x1C02
jmp
EXT_INT0
; IRQ0 Handler
0x1C04
jmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x1C32
jmp
SPM_RDY
When the BOOTRST Fuse is programmed and the Boot section size set to 2Kbytes, the most
typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega168A/168PA is:
Comments
.org 0x0002
0x0002
jmp
EXT_INT0
; IRQ0 Handler
0x0004
jmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x0032
jmp
SPM_RDY
;
.org 0x1C00
0x1C00 RESET: ldi
0x1C01
out
SPH,r16
0x1C02
ldi
r16,low(RAMEND)
0x1C03
0x1C04
out
sei
SPL,r16
0x1C05
<instr>
; Enable interrupts
xxx
When the BOOTRST Fuse is programmed, the Boot section size set to 2Kbytes and the IVSEL
bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general
program setup for the Reset and Interrupt Vector Addresses in ATmega168A/168PA is:
66
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Address Labels Code
Comments
;
.org 0x1C00
0x1C00
jmp
RESET
; Reset handler
0x1C02
jmp
EXT_INT0
; IRQ0 Handler
0x1C04
jmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x1C32
jmp
SPM_RDY
12.4
0x1C33
RESET: ldi
0x1C34
out
SPH,r16
0x1C35
ldi
r16,low(RAMEND)
0x1C36
0x1C37
out
sei
SPL,r16
0x1C38
<instr>
; Enable interrupts
xxx
Table 12-6.
VectorNo.
1
0x0000
Source
Interrupt Definition
RESET
External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset
0x0002
INT0
0x0004
INT1
0x0006
PCINT0
0x0008
PCINT1
0x000A
PCINT2
0x000C
WDT
0x000E
TIMER2 COMPA
0x0010
TIMER2 COMPB
10
0x0012
TIMER2 OVF
Timer/Counter2 Overflow
11
0x0014
TIMER1 CAPT
12
0x0016
TIMER1 COMPA
13
0x0018
TIMER1 COMPB
14
0x001A
TIMER1 OVF
Timer/Counter1 Overflow
15
0x001C
TIMER0 COMPA
16
0x001E
TIMER0 COMPB
17
0x0020
TIMER0 OVF
Timer/Counter0 Overflow
18
0x0022
SPI, STC
19
0x0024
USART, RX
USART Rx Complete
20
0x0026
USART, UDRE
67
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 12-6.
VectorNo.
Program
Address(2)
21
Source
Interrupt Definition
0x0028
USART, TX
USART, Tx Complete
22
0x002A
ADC
23
0x002C
EE READY
EEPROM Ready
24
0x002E
ANALOG COMP
Analog Comparator
25
0x0030
TWI
0x0032
SPM READY
26
Notes:
1. When the BOOTRST Fuse is programmed, the device will jump to the Boot Loader address at reset, see Boot Loader Support Read-While-Write Self-Programming on page 280.
2. When the IVSEL bit in MCUCR is set, Interrupt Vectors will be moved to the start of the Boot Flash Section. The address of
each Interrupt Vector will then be the address in this table added to the start address of the Boot Flash Section.
Table 12-7 on page 68 shows reset and Interrupt Vectors placement for the various combinations of BOOTRST and IVSEL settings. If the program never enables an interrupt source, the
Interrupt Vectors are not used, and regular program code can be placed at these locations. This
is also the case if the Reset Vector is in the Application section while the Interrupt Vectors are in
the Boot section or vice versa.
Table 12-7.
BOOTRST
IVSEL
Note:
Reset Address
0x000
0x002
0x000
0x002
1. The Boot Reset Address is shown in Table 27-7 on page 292. For the BOOTRST Fuse 1
means unprogrammed while 0 means programmed.
The most typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega328/328P is:
Address Labels Code
Comments
0x0000
jmp
RESET
; Reset Handler
0x0002
jmp
EXT_INT0
; IRQ0 Handler
0x0004
jmp
EXT_INT1
; IRQ1 Handler
0x0006
jmp
PCINT0
; PCINT0 Handler
0x0008
jmp
PCINT1
; PCINT1 Handler
0x000A
jmp
PCINT2
; PCINT2 Handler
0x000C
jmp
WDT
0x000E
jmp
TIM2_COMPA
0x0010
jmp
TIM2_COMPB
0x0012
jmp
TIM2_OVF
0x0014
jmp
TIM1_CAPT
0x0016
jmp
TIM1_COMPA
0x0018
jmp
TIM1_COMPB
68
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
0x001A
jmp
TIM1_OVF
0x001C
jmp
TIM0_COMPA
0x001E
jmp
TIM0_COMPB
0x0020
jmp
TIM0_OVF
0x0022
jmp
SPI_STC
0x0024
jmp
USART_RXC
0x0026
jmp
USART_UDRE
0x0028
jmp
USART_TXC
0x002A
jmp
ADC
0x002C
jmp
EE_RDY
0x002E
jmp
ANA_COMP
0x0030
jmp
TWI
0x0032
jmp
SPM_RDY
;
0x0033RESET:
ldi
0x0034
out
SPH,r16
0x0035
ldi
r16, low(RAMEND)
0x0036
out
SPL,r16
0x0037
sei
0x0038
<instr>
...
...
...
; Enable interrupts
xxx
...
When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2Kbytes and the
IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and
general program setup for the Reset and Interrupt Vector Addresses in ATmega328/328P is:
Address Labels Code
Comments
0x0000
RESET: ldi
0x0001
out
SPH,r16
0x0002
ldi
r16,low(RAMEND)
0x0003
0x0004
out
sei
SPL,r16
0x0005
<instr>
; Enable interrupts
xxx
;
.org 0x3C02
0x3C02
jmp
EXT_INT0
; IRQ0 Handler
0x3C04
jmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x3C32
jmp
SPM_RDY
When the BOOTRST Fuse is programmed and the Boot section size set to 2Kbytes, the most
typical and general program setup for the Reset and Interrupt Vector Addresses in
ATmega328/328P is:
Address Labels Code
Comments
.org 0x0002
0x0002
jmp
EXT_INT0
; IRQ0 Handler
0x0004
jmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x0032
jmp
SPM_RDY
69
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
;
.org 0x3C00
0x3C00 RESET: ldi
0x3C01
out
SPH,r16
0x3C02
ldi
r16,low(RAMEND)
0x3C03
0x3C04
out
sei
SPL,r16
0x3C05
<instr>
; Enable interrupts
xxx
When the BOOTRST Fuse is programmed, the Boot section size set to 2Kbytes and the IVSEL
bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general
program setup for the Reset and Interrupt Vector Addresses in ATmega328/328P is:
Address Labels Code
Comments
;
.org 0x3C00
0x3C00
jmp
RESET
; Reset handler
0x3C02
jmp
EXT_INT0
; IRQ0 Handler
0x3C04
jmp
EXT_INT1
; IRQ1 Handler
...
...
...
0x3C32
jmp
SPM_RDY
12.5
12.5.1
0x3C33
RESET: ldi
0x3C34
out
SPH,r16
0x3C35
ldi
r16,low(RAMEND)
0x3C36
0x3C37
out
sei
SPL,r16
0x3C38
<instr>
; Enable interrupts
xxx
Register Description
Moving Interrupts Between Application and Boot Space, ATmega88A/88PA, ATmega168A/168PA and
ATmega328/328P
The MCU Control Register controls the placement of the Interrupt Vector table.
MCUCR MCU Control Register
Bit
0x35 (0x55)
BODS(1)
BODSE(1)
PUD
IVSEL
IVCE
Read/Write
R/W
R/W
R/W
R/W
R/W
Initial Value
Note:
MCUCR
70
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
a. Write the Interrupt Vector Change Enable (IVCE) bit to one.
b.
Within four cycles, write the desired value to IVSEL while writing a zero to IVCE.
Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled
in the cycle IVCE is set, and they remain disabled until after the instruction following the write to
IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status
Register is unaffected by the automatic disabling.
Note:
If Interrupt Vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed,
interrupts are disabled while executing from the Application section. If Interrupt Vectors are placed
in the Application section and Boot Lock bit BLB12 is programed, interrupts are disabled while
executing from the Boot Loader section. Refer to the section Boot Loader Support Read-WhileWrite Self-Programming on page 280 for details on Boot Lock bits.
C Code Example
void Move_interrupts(void)
{
/* Enable change of Interrupt Vectors */
MCUCR = (1<<IVCE);
/* Move interrupts to Boot Flash section */
MCUCR = (1<<IVSEL);
}
71
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
13. External Interrupts
The External Interrupts are triggered by the INT0 and INT1 pins or any of the PCINT23...0 pins.
Observe that, if enabled, the interrupts will trigger even if the INT0 and INT1 or PCINT23...0 pins
are configured as outputs. This feature provides a way of generating a software interrupt. The
pin change interrupt PCI2 will trigger if any enabled PCINT[23:16] pin toggles. The pin change
interrupt PCI1 will trigger if any enabled PCINT[14:8] pin toggles. The pin change interrupt PCI0
will trigger if any enabled PCINT[7:0] pin toggles. The PCMSK2, PCMSK1 and PCMSK0 Registers control which pins contribute to the pin change interrupts. Pin change interrupts on
PCINT23...0 are detected asynchronously. This implies that these interrupts can be used for
waking the part also from sleep modes other than Idle mode.
The INT0 and INT1 interrupts can be triggered by a falling or rising edge or a low level. This is
set up as indicated in the specification for the External Interrupt Control Register A EICRA.
When the INT0 or INT1 interrupts are enabled and are configured as level triggered, the interrupts will trigger as long as the pin is held low. Note that recognition of falling or rising edge
interrupts on INT0 or INT1 requires the presence of an I/O clock, described in Clock Systems
and their Distribution on page 27. Low level interrupt on INT0 and INT1 is detected asynchronously. This implies that this interrupt can be used for waking the part also from sleep modes
other than Idle mode. The I/O clock is halted in all sleep modes except Idle mode.
Note:
13.1
Note that if a level triggered interrupt is used for wake-up from Power-down, the required level
must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the
level disappears before the end of the Start-up Time, the MCU will still wake up, but no interrupt
will be generated. The start-up time is defined by the SUT and CKSEL Fuses as described in
System Clock and Clock Options on page 27.
PCINT(0)
LE
clk
pcint_in_(0)
pin_sync
PCINT(0) in PCMSK(x)
pcint_syn
pcint_setflag
PCIF
x
clk
clk
PCINT(0)
pin_lat
pin_sync
pcint_in_(0)
pcint_syn
pcint_setflag
PCIF
72
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
13.2
13.2.1
Register Description
EICRA External Interrupt Control Register A
The External Interrupt Control Register A contains control bits for interrupt sense control.
Bit
(0x69)
ISC11
ISC10
ISC01
ISC00
Read/Write
R/W
R/W
R/W
R/W
Initial Value
EICRA
ISC11
ISC10
Description
ISC01
ISC00
Description
73
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
13.2.2
0x1D (0x3D)
INT1
INT0
Read/Write
R/W
R/W
Initial Value
EIMSK
0x1C (0x3C)
INTF1
INTF0
Read/Write
R/W
R/W
Initial Value
EIFR
ATmega48A/PA/88A/PA/168A/PA/328/P
13.2.4
(0x68)
PCIE2
PCIE1
PCIE0
Read/Write
R/W
R/W
R/W
Initial Value
PCICR
0x1B (0x3B)
PCIF2
PCIF1
PCIF0
Read/Write
R/W
R/W
R/W
Initial Value
PCIFR
75
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 0 PCIF0: Pin Change Interrupt Flag 0
When a logic change on any PCINT[7:0] pin triggers an interrupt request, PCIF0 becomes set
(one). If the I-bit in SREG and the PCIE0 bit in PCICR are set (one), the MCU will jump to the
corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.
13.2.6
PCINT23
PCINT22
PCINT21
PCINT20
PCINT19
PCINT18
PCINT17
PCINT16
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x6D)
PCMSK2
(0x6C)
PCINT14
PCINT13
PCINT12
PCINT11
PCINT10
PCINT9
PCINT8
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
PCMSK1
Bit 7 Reserved
This bit is an unused bit in the ATmega48A/PA/88A/PA/168A/PA/328/P, and will always read as
zero.
Bit 6:0 PCINT[14:8]: Pin Change Enable Mask 14...8
Each PCINT[14:8]-bit selects whether pin change interrupt is enabled on the corresponding I/O
pin. If PCINT[14:8] is set and the PCIE1 bit in PCICR is set, pin change interrupt is enabled on
the corresponding I/O pin. If PCINT[14:8] is cleared, pin change interrupt on the corresponding
I/O pin is disabled.
13.2.8
(0x6B)
PCINT7
PCINT6
PCINT5
PCINT4
PCINT3
PCINT2
PCINT1
PCINT0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
PCMSK0
76
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
14. I/O-Ports
14.1
Overview
All AVR ports have true Read-Modify-Write functionality when used as general digital I/O ports.
This means that the direction of one port pin can be changed without unintentionally changing
the direction of any other pin with the SBI and CBI instructions. The same applies when changing drive value (if configured as output) or enabling/disabling of pull-up resistors (if configured as
input). Each output buffer has symmetrical drive characteristics with both high sink and source
capability. The pin driver is strong enough to drive LED displays directly. All port pins have individually selectable pull-up resistors with a supply-voltage invariant resistance. All I/O pins have
protection diodes to both VCC and Ground as indicated in Figure 14-1. Refer to Electrical Characteristics on page 317 for a complete list of parameters.
Figure 14-1. I/O Pin Equivalent Schematic
Rpu
Logic
Pxn
Cpin
See Figure
"General Digital I/O" for
Details
All registers and bit references in this section are written in general form. A lower case x represents the numbering letter for the port, and a lower case n represents the bit number. However,
when using the register or bit defines in a program, the precise form must be used. For example,
PORTB3 for bit no. 3 in Port B, here documented generally as PORTxn. The physical I/O Registers and bit locations are listed in Register Description on page 94.
Three I/O memory address locations are allocated for each port, one each for the Data Register
PORTx, Data Direction Register DDRx, and the Port Input Pins PINx. The Port Input Pins
I/O location is read only, while the Data Register and the Data Direction Register are read/write.
However, writing a logic one to a bit in the PINx Register, will result in a toggle in the corresponding bit in the Data Register. In addition, the Pull-up Disable PUD bit in MCUCR disables the
pull-up function for all pins in all ports when set.
Using the I/O port as General Digital I/O is described in Ports as General Digital I/O on page
78. Most port pins are multiplexed with alternate functions for the peripheral features on the
device. How each alternate function interferes with the port pin is described in Alternate Port
Functions on page 82. Refer to the individual module sections for a full description of the alternate functions.
77
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Note that enabling the alternate function of some of the port pins does not affect the use of the
other pins in the port as general digital I/O.
14.2
PUD
DDxn
Q CLR
WDx
RESET
PORTxn
Q CLR
RESET
SLEEP
RRx
SYNCHRONIZER
D
WRx
WPx
DATA BUS
Pxn
RDx
RPx
PINxn
Q
clk I/O
PUD:
SLEEP:
clkI/O:
Note:
14.2.1
PULLUP DISABLE
SLEEP CONTROL
I/O CLOCK
WDx:
RDx:
WRx:
RRx:
RPx:
WPx:
WRITE DDRx
READ DDRx
WRITE PORTx
READ PORTx REGISTER
READ PORTx PIN
WRITE PINx REGISTER
1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clkI/O,
SLEEP, and PUD are common to all ports.
78
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
If PORTxn is written logic one when the pin is configured as an output pin, the port pin is driven
high (one). If PORTxn is written logic zero when the pin is configured as an output pin, the port
pin is driven low (zero).
14.2.2
14.2.3
14.2.4
DDxn
PORTxn
PUD
(in MCUCR)
I/O
Pull-up
Input
No
Tri-state (Hi-Z)
Input
Yes
Input
No
Tri-state (Hi-Z)
Output
No
Output
No
Comment
79
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 14-3. Synchronization when Reading an Externally Applied Pin value
SYSTEM CLK
INSTRUCTIONS
XXX
XXX
in r17, PINx
SYNC LATCH
PINxn
r17
0x00
0xFF
t pd, max
t pd, min
Consider the clock period starting shortly after the first falling edge of the system clock. The latch
is closed when the clock is low, and goes transparent when the clock is high, as indicated by the
shaded region of the SYNC LATCH signal. The signal value is latched when the system clock
goes low. It is clocked into the PINxn Register at the succeeding positive clock edge. As indicated by the two arrows tpd,max and tpd,min, a single signal transition on the pin will be delayed
between and 1 system clock period depending upon the time of assertion.
When reading back a software assigned pin value, a nop instruction must be inserted as indicated in Figure 14-4. The out instruction sets the SYNC LATCH signal at the positive edge of
the clock. In this case, the delay tpd through the synchronizer is 1 system clock period.
Figure 14-4. Synchronization when Reading a Software Assigned Pin Value
SYSTEM CLK
r16
INSTRUCTIONS
0xFF
out PORTx, r16
nop
in r17, PINx
SYNC LATCH
PINxn
r17
0x00
0xFF
t pd
The following code example shows how to set port B pins 0 and 1 high, 2 and 3 low, and define
the port pins from 4 to 7 as input with pull-ups assigned to port pins 6 and 7. The resulting pin
values are read back again, but as previously discussed, a nop instruction is included to be able
to read back the value recently assigned to some of the pins.
80
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
...
; Define pull-ups and set outputs high
; Define directions for port pins
ldi
r16,(1<<PB7)|(1<<PB6)|(1<<PB1)|(1<<PB0)
ldi
r17,(1<<DDB3)|(1<<DDB2)|(1<<DDB1)|(1<<DDB0)
out
PORTB,r16
out
DDRB,r17
r16,PINB
...
C Code Example
unsigned char i;
...
/* Define pull-ups and set outputs high */
/* Define directions for port pins */
PORTB = (1<<PB7)|(1<<PB6)|(1<<PB1)|(1<<PB0);
DDRB = (1<<DDB3)|(1<<DDB2)|(1<<DDB1)|(1<<DDB0);
/* Insert nop for synchronization*/
__no_operation();
/* Read port pins */
i = PINB;
...
Note:
14.2.5
1. For the assembly program, two temporary registers are used to minimize the time from pullups are set on pins 0, 1, 6, and 7, until the direction bits are correctly set, defining bit 2 and 3
as low and redefining bits 0 and 1 as strong high drivers.
14.2.6
Unconnected Pins
If some pins are unused, it is recommended to ensure that these pins have a defined level. Even
though most of the digital inputs are disabled in the deep sleep modes as described above, float81
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
ing inputs should be avoided to reduce current consumption in all other modes where the digital
inputs are enabled (Reset, Active mode and Idle mode).
The simplest method to ensure a defined level of an unused pin, is to enable the internal pull-up.
In this case, the pull-up will be disabled during reset. If low power consumption during reset is
important, it is recommended to use an external pull-up or pull-down. Connecting unused pins
directly to VCC or GND is not recommended, since this may cause excessive currents if the pin is
accidentally configured as an output.
14.3
PUOVxn
PUD
DDOExn
DDOVxn
Q D
DDxn
Q CLR
PVOExn
WDx
RESET
Pxn
PORTxn
PTOExn
Q CLR
DIEOExn
DATA BUS
RDx
PVOVxn
DIEOVxn
WPx
RESET
WRx
RRx
SLEEP
SYNCHRONIZER
D
SET
RPx
PINxn
L
CLR
CLR
clk I/O
DIxn
AIOxn
PUOExn:
PUOVxn:
DDOExn:
DDOVxn:
PVOExn:
PVOVxn:
DIEOExn:
DIEOVxn:
SLEEP:
PTOExn:
Note:
PUD:
WDx:
RDx:
RRx:
WRx:
RPx:
WPx:
clkI/O:
DIxn:
AIOxn:
PULLUP DISABLE
WRITE DDRx
READ DDRx
READ PORTx REGISTER
WRITE PORTx
READ PORTx PIN
WRITE PINx
I/O CLOCK
DIGITAL INPUT PIN n ON PORTx
ANALOG INPUT/OUTPUT PIN n ON PORTx
1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clkI/O,
SLEEP, and PUD are common to all ports. All other signals are unique for each pin.
82
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 14-2 summarizes the function of the overriding signals. The pin and port indexes from Figure 14-5 on page 82 are not shown in the succeeding tables. The overriding signals are
generated internally in the modules having the alternate function.
Table 14-2.
Signal Name
Full Name
Description
PUOE
Pull-up Override
Enable
PUOV
Pull-up Override
Value
DDOE
Data Direction
Override Enable
DDOV
Data Direction
Override Value
PVOE
Port Value
Override Enable
If this signal is set and the Output Driver is enabled, the port
value is controlled by the PVOV signal. If PVOE is cleared, and
the Output Driver is enabled, the port Value is controlled by the
PORTxn Register bit.
PVOV
Port Value
Override Value
PTOE
Port Toggle
Override Enable
DIEOE
Digital Input
Enable Override
Enable
DIEOV
Digital Input
Enable Override
Value
DI
Digital Input
AIO
Analog
Input/Output
The following subsections shortly describe the alternate functions for each port, and relate the
overriding signals to the alternate function. Refer to the alternate function description for further
details.
83
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
14.3.1
PB7
PB6
PB5
PB4
PB3
PB2
PB1
PB0
ATmega48A/PA/88A/PA/168A/PA/328/P
AS2 bit in ASSR is set (one) to enable asynchronous clocking of Timer/Counter2, pin PB6 is disconnected from the port, and becomes the input of the inverting Oscillator amplifier. In this
mode, a crystal Oscillator is connected to this pin, and the pin can not be used as an I/O pin.
PCINT6: Pin Change Interrupt source 6. The PB6 pin can serve as an external interrupt source.
If PB6 is used as a clock pin, DDB6, PORTB6 and PINB6 will all read 0.
SCK/PCINT5 Port B, Bit 5
SCK: Master Clock output, Slave Clock input pin for SPI channel. When the SPI is enabled as a
Slave, this pin is configured as an input regardless of the setting of DDB5. When the SPI is
enabled as a Master, the data direction of this pin is controlled by DDB5. When the pin is forced
by the SPI to be an input, the pull-up can still be controlled by the PORTB5 bit.
PCINT5: Pin Change Interrupt source 5. The PB5 pin can serve as an external interrupt source.
MISO/PCINT4 Port B, Bit 4
MISO: Master Data input, Slave Data output pin for SPI channel. When the SPI is enabled as a
Master, this pin is configured as an input regardless of the setting of DDB4. When the SPI is
enabled as a Slave, the data direction of this pin is controlled by DDB4. When the pin is forced
by the SPI to be an input, the pull-up can still be controlled by the PORTB4 bit.
PCINT4: Pin Change Interrupt source 4. The PB4 pin can serve as an external interrupt source.
MOSI/OC2/PCINT3 Port B, Bit 3
MOSI: SPI Master Data output, Slave Data input for SPI channel. When the SPI is enabled as a
Slave, this pin is configured as an input regardless of the setting of DDB3. When the SPI is
enabled as a Master, the data direction of this pin is controlled by DDB3. When the pin is forced
by the SPI to be an input, the pull-up can still be controlled by the PORTB3 bit.
OC2, Output Compare Match Output: The PB3 pin can serve as an external output for the
Timer/Counter2 Compare Match. The PB3 pin has to be configured as an output (DDB3 set
(one)) to serve this function. The OC2 pin is also the output pin for the PWM mode timer
function.
PCINT3: Pin Change Interrupt source 3. The PB3 pin can serve as an external interrupt source.
SS/OC1B/PCINT2 Port B, Bit 2
SS: Slave Select input. When the SPI is enabled as a Slave, this pin is configured as an input
regardless of the setting of DDB2. As a Slave, the SPI is activated when this pin is driven low.
When the SPI is enabled as a Master, the data direction of this pin is controlled by DDB2. When
the pin is forced by the SPI to be an input, the pull-up can still be controlled by the PORTB2 bit.
OC1B, Output Compare Match output: The PB2 pin can serve as an external output for the
Timer/Counter1 Compare Match B. The PB2 pin has to be configured as an output (DDB2 set
(one)) to serve this function. The OC1B pin is also the output pin for the PWM mode timer
function.
PCINT2: Pin Change Interrupt source 2. The PB2 pin can serve as an external interrupt source.
OC1A/PCINT1 Port B, Bit 1
OC1A, Output Compare Match output: The PB1 pin can serve as an external output for the
Timer/Counter1 Compare Match A. The PB1 pin has to be configured as an output (DDB1 set
85
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
(one)) to serve this function. The OC1A pin is also the output pin for the PWM mode timer
function.
PCINT1: Pin Change Interrupt source 1. The PB1 pin can serve as an external interrupt source.
ICP1/CLKO/PCINT0 Port B, Bit 0
ICP1, Input Capture Pin: The PB0 pin can act as an Input Capture Pin for Timer/Counter1.
CLKO, Divided System Clock: The divided system clock can be output on the PB0 pin. The
divided system clock will be output if the CKOUT Fuse is programmed, regardless of the
PORTB0 and DDB0 settings. It will also be output during reset.
PCINT0: Pin Change Interrupt source 0. The PB0 pin can serve as an external interrupt source.
Table 14-4 and Table 14-5 on page 87 relate the alternate functions of Port B to the overriding
signals shown in Figure 14-5 on page 82. SPI MSTR INPUT and SPI SLAVE OUTPUT constitute the MISO signal, while MOSI is divided into SPI MSTR OUTPUT and SPI SLAVE INPUT.
Table 14-4.
Signal
Name
PB7/XTAL2/
TOSC2/PCINT7(1)
PB6/XTAL1/
TOSC1/PCINT6(1)
PB5/SCK/
PCINT5
PB4/MISO/
PCINT4
PUOE
INTRC EXTCK+
AS2
INTRC + AS2
SPE MSTR
SPE MSTR
PUOV
PORTB5 PUD
PORTB4 PUD
DDOE
INTRC EXTCK+
AS2
INTRC + AS2
SPE MSTR
SPE MSTR
DDOV
PVOE
SPE MSTR
SPE MSTR
PVOV
SCK OUTPUT
SPI SLAVE
OUTPUT
DIEOE
INTRC EXTCK +
AS2 + PCINT7
PCIE0
INTRC + AS2 +
PCINT6 PCIE0
PCINT5 PCIE0
PCINT4 PCIE0
DIEOV
(INTRC + EXTCK)
AS2
INTRC AS2
DI
PCINT7 INPUT
PCINT6 INPUT
PCINT5 INPUT
SCK INPUT
PCINT4 INPUT
SPI MSTR INPUT
AIO
Oscillator Output
Oscillator/Clock
Input
Notes:
1. INTRC means that one of the internal RC Oscillators are selected (by the CKSEL fuses),
EXTCK means that external clock is selected (by the CKSEL fuses)
86
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 14-5.
14.3.2
Signal
Name
PB3/MOSI/
OC2/PCINT3
PB2/SS/
OC1B/PCINT2
PB1/OC1A/
PCINT1
PB0/ICP1/
PCINT0
PUOE
SPE MSTR
SPE MSTR
PUOV
PORTB3 PUD
PORTB2 PUD
DDOE
SPE MSTR
SPE MSTR
DDOV
PVOE
SPE MSTR +
OC2A ENABLE
OC1B ENABLE
OC1A ENABLE
PVOV
OC1B
OC1A
DIEOE
PCINT3 PCIE0
PCINT2 PCIE0
PCINT1 PCIE0
PCINT0 PCIE0
DIEOV
DI
PCINT3 INPUT
SPI SLAVE INPUT
PCINT2 INPUT
SPI SS
PCINT1 INPUT
PCINT0 INPUT
ICP1 INPUT
AIO
PC6
PC5
PC4
PC3
PC2
PC1
PC0
87
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The alternate pin configuration is as follows:
RESET/PCINT14 Port C, Bit 6
RESET, Reset pin: When the RSTDISBL Fuse is programmed, this pin functions as a normal I/O
pin, and the part will have to rely on Power-on Reset and Brown-out Reset as its reset sources.
When the RSTDISBL Fuse is unprogrammed, the reset circuitry is connected to the pin, and the
pin can not be used as an I/O pin.
If PC6 is used as a reset pin, DDC6, PORTC6 and PINC6 will all read 0.
PCINT14: Pin Change Interrupt source 14. The PC6 pin can serve as an external interrupt
source.
SCL/ADC5/PCINT13 Port C, Bit 5
SCL, 2-wire Serial Interface Clock: When the TWEN bit in TWCR is set (one) to enable the 2wire Serial Interface, pin PC5 is disconnected from the port and becomes the Serial Clock I/O
pin for the 2-wire Serial Interface. In this mode, there is a spike filter on the pin to suppress
spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with
slew-rate limitation.
PC5 can also be used as ADC input Channel 5. Note that ADC input channel 5 uses digital
power.
PCINT13: Pin Change Interrupt source 13. The PC5 pin can serve as an external interrupt
source.
SDA/ADC4/PCINT12 Port C, Bit 4
SDA, 2-wire Serial Interface Data: When the TWEN bit in TWCR is set (one) to enable the 2-wire
Serial Interface, pin PC4 is disconnected from the port and becomes the Serial Data I/O pin for
the 2-wire Serial Interface. In this mode, there is a spike filter on the pin to suppress spikes
shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slewrate limitation.
PC4 can also be used as ADC input Channel 4. Note that ADC input channel 4 uses digital
power.
PCINT12: Pin Change Interrupt source 12. The PC4 pin can serve as an external interrupt
source.
ADC3/PCINT11 Port C, Bit 3
PC3 can also be used as ADC input Channel 3. Note that ADC input channel 3 uses analog
power.
PCINT11: Pin Change Interrupt source 11. The PC3 pin can serve as an external interrupt
source.
ADC2/PCINT10 Port C, Bit 2
PC2 can also be used as ADC input Channel 2. Note that ADC input channel 2 uses analog
power.
PCINT10: Pin Change Interrupt source 10. The PC2 pin can serve as an external interrupt
source.
88
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
ADC1/PCINT9 Port C, Bit 1
PC1 can also be used as ADC input Channel 1. Note that ADC input channel 1 uses analog
power.
PCINT9: Pin Change Interrupt source 9. The PC1 pin can serve as an external interrupt source.
ADC0/PCINT8 Port C, Bit 0
PC0 can also be used as ADC input Channel 0. Note that ADC input channel 0 uses analog
power.
PCINT8: Pin Change Interrupt source 8. The PC0 pin can serve as an external interrupt source.
Table 14-7 and Table 14-8 relate the alternate functions of Port C to the overriding signals
shown in Figure 14-5 on page 82.
Table 14-7.
Signal
Name
PC6/RESET/PCINT14
PC5/SCL/ADC5/PCINT13
PC4/SDA/ADC4/PCINT12
PUOE
RSTDISBL
TWEN
TWEN
PUOV
PORTC5 PUD
PORTC4 PUD
DDOE
RSTDISBL
TWEN
TWEN
DDOV
SCL_OUT
SDA_OUT
PVOE
TWEN
TWEN
PVOV
DIEOE
RSTDISBL + PCINT14
PCIE1
DIEOV
RSTDISBL
PCINT13 PCIE1
PCINT12 PCIE1
DI
PCINT14 INPUT
PCINT13 INPUT
PCINT12 INPUT
AIO
RESET INPUT
Note:
1. When enabled, the 2-wire Serial Interface enables slew-rate controls on the output pins PC4
and PC5. This is not shown in the figure. In addition, spike filters are connected between the
AIO outputs shown in the port figure and the digital logic of the TWI module.
89
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 14-8.
14.3.3
Signal
Name
PC3/ADC3/
PCINT11
PC2/ADC2/
PCINT10
PC1/ADC1/
PCINT9
PC0/ADC0/
PCINT8
PUOE
PUOV
DDOE
DDOV
PVOE
PVOV
DIEOE
PCINT11 PCIE1 +
ADC3D
PCINT10 PCIE1 +
ADC2D
PCINT9 PCIE1 +
ADC1D
PCINT8 PCIE1 +
ADC0D
DIEOV
PCINT11 PCIE1
PCINT10 PCIE1
PCINT9 PCIE1
PCINT8 PCIE1
DI
PCINT11 INPUT
PCINT10 INPUT
PCINT9 INPUT
PCINT8 INPUT
AIO
ADC3 INPUT
ADC2 INPUT
ADC1 INPUT
ADC0 INPUT
PD7
PD6
PD5
PD4
PD3
PD2
PD1
PD0
90
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The alternate pin configuration is as follows:
AIN1/OC2B/PCINT23 Port D, Bit 7
AIN1, Analog Comparator Negative Input. Configure the port pin as input with the internal pull-up
switched off to avoid the digital port function from interfering with the function of the Analog
Comparator.
PCINT23: Pin Change Interrupt source 23. The PD7 pin can serve as an external interrupt
source.
AIN0/OC0A/PCINT22 Port D, Bit 6
AIN0, Analog Comparator Positive Input. Configure the port pin as input with the internal pull-up
switched off to avoid the digital port function from interfering with the function of the Analog
Comparator.
OC0A, Output Compare Match output: The PD6 pin can serve as an external output for the
Timer/Counter0 Compare Match A. The PD6 pin has to be configured as an output (DDD6 set
(one)) to serve this function. The OC0A pin is also the output pin for the PWM mode timer
function.
PCINT22: Pin Change Interrupt source 22. The PD6 pin can serve as an external interrupt
source.
T1/OC0B/PCINT21 Port D, Bit 5
T1, Timer/Counter1 counter source.
OC0B, Output Compare Match output: The PD5 pin can serve as an external output for the
Timer/Counter0 Compare Match B. The PD5 pin has to be configured as an output (DDD5 set
(one)) to serve this function. The OC0B pin is also the output pin for the PWM mode timer
function.
PCINT21: Pin Change Interrupt source 21. The PD5 pin can serve as an external interrupt
source.
XCK/T0/PCINT20 Port D, Bit 4
XCK, USART external clock.
T0, Timer/Counter0 counter source.
PCINT20: Pin Change Interrupt source 20. The PD4 pin can serve as an external interrupt
source.
INT1/OC2B/PCINT19 Port D, Bit 3
INT1, External Interrupt source 1: The PD3 pin can serve as an external interrupt source.
OC2B, Output Compare Match output: The PD3 pin can serve as an external output for the
Timer/Counter0 Compare Match B. The PD3 pin has to be configured as an output (DDD3 set
(one)) to serve this function. The OC2B pin is also the output pin for the PWM mode timer
function.
PCINT19: Pin Change Interrupt source 19. The PD3 pin can serve as an external interrupt
source.
91
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
INT0/PCINT18 Port D, Bit 2
INT0, External Interrupt source 0: The PD2 pin can serve as an external interrupt source.
PCINT18: Pin Change Interrupt source 18. The PD2 pin can serve as an external interrupt
source.
TXD/PCINT17 Port D, Bit 1
TXD, Transmit Data (Data output pin for the USART). When the USART Transmitter is enabled,
this pin is configured as an output regardless of the value of DDD1.
PCINT17: Pin Change Interrupt source 17. The PD1 pin can serve as an external interrupt
source.
RXD/PCINT16 Port D, Bit 0
RXD, Receive Data (Data input pin for the USART). When the USART Receiver is enabled this
pin is configured as an input regardless of the value of DDD0. When the USART forces this pin
to be an input, the pull-up can still be controlled by the PORTD0 bit.
PCINT16: Pin Change Interrupt source 16. The PD0 pin can serve as an external interrupt
source.
Table 14-10 and Table 14-11 relate the alternate functions of Port D to the overriding signals
shown in Figure 14-5 on page 82.
Table 14-10. Overriding Signals for Alternate Functions PD7...PD4
Signal
Name
PD7/AIN1
/PCINT23
PD6/AIN0/
OC0A/PCINT22
PD5/T1/OC0B/
PCINT21
PD4/XCK/
T0/PCINT20
PUOE
PUO
DDOE
DDOV
PVOE
OC0A ENABLE
OC0B ENABLE
UMSEL
PVOV
OC0A
OC0B
XCK OUTPUT
DIEOE
PCINT23 PCIE2
PCINT22 PCIE2
PCINT21 PCIE2
PCINT20 PCIE2
DIEOV
DI
PCINT23 INPUT
PCINT22 INPUT
PCINT21 INPUT
T1 INPUT
PCINT20 INPUT
XCK INPUT
T0 INPUT
AIO
AIN1 INPUT
AIN0 INPUT
92
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
PD3/OC2B/INT1/
PCINT19
PD2/INT0/
PCINT18
PD1/TXD/
PCINT17
PD0/RXD/
PCINT16
PUOE
TXEN
RXEN
PUO
PORTD0 PUD
DDOE
TXEN
RXEN
DDOV
PVOE
OC2B ENABLE
TXEN
PVOV
OC2B
TXD
DIEOE
INT1 ENABLE +
PCINT19 PCIE2
INT0 ENABLE +
PCINT18 PCIE1
PCINT17 PCIE2
PCINT16 PCIE2
DIEOV
DI
PCINT19 INPUT
INT1 INPUT
PCINT18 INPUT
INT0 INPUT
PCINT17 INPUT
PCINT16 INPUT
RXD
AIO
93
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
14.4
14.4.1
Register Description
MCUCR MCU Control Register
Bit
0x35 (0x55)
BODS(1)
BODSE(1)
PUD
IVSEL
IVCE
Read/Write
R/W
R/W
R/W
R/W
R/W
Initial Value
Notes:
MCUCR
14.4.3
0x05 (0x25)
PORTB7
PORTB6
PORTB5
PORTB4
PORTB3
PORTB2
PORTB1
PORTB0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
14.4.4
0x04 (0x24)
DDB7
DDB6
DDB5
DDB4
DDB3
DDB2
DDB1
DDB0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
14.4.6
14.4.7
DDRB
14.4.5
PORTB
0x03 (0x23)
PINB7
PINB6
PINB5
PINB4
PINB3
PINB2
PINB1
PINB0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
PINB
0x08 (0x28)
PORTC6
PORTC5
PORTC4
PORTC3
PORTC2
PORTC1
PORTC0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
PORTC
0x07 (0x27)
DDC6
DDC5
DDC4
DDC3
DDC2
DDC1
DDC0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
DDRC
0x06 (0x26)
PINC6
PINC5
PINC4
PINC3
PINC2
PINC1
PINC0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
N/A
N/A
N/A
N/A
N/A
N/A
N/A
PINC
94
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
14.4.8
14.4.9
0x0B (0x2B)
PORTD7
PORTD6
PORTD5
PORTD4
PORTD3
PORTD2
PORTD1
PORTD0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
14.4.10
PORTD
0x0A (0x2A)
DDD7
DDD6
DDD5
DDD4
DDD3
DDD2
DDD1
DDD0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
DDRD
0x09 (0x29)
PIND7
PIND6
PIND5
PIND4
PIND3
PIND2
PIND1
PIND0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
Note:
PIND
1. Writting to the pin register provides toggle functionality for IO (see Toggling the Pin on page
79)
95
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
15. 8-bit Timer/Counter0 with PWM
15.1
15.2
Features
Overview
Timer/Counter0 is a general purpose 8-bit Timer/Counter module, with two independent Output
Compare Units, and with PWM support. It allows accurate program execution timing (event management) and wave generation.
A simplified block diagram of the 8-bit Timer/Counter is shown in Figure 15-1. For the actual
placement of I/O pins, refer to Pinout ATmega48A/PA/88A/PA/168A/PA/328/P on page 2. CPU
accessible I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific
I/O Register and bit locations are listed in the Register Description on page 108.
The PRTIM0 bit in Minimizing Power Consumption on page 43 must be written to zero to
enable Timer/Counter0 module.
96
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 15-1. 8-bit Timer/Counter Block Diagram
Count
Clear
Direction
TOVn
(Int.Req.)
Control Logic
clkTn
Clock Select
Edge
Detector
TOP
BOTTOM
( From Prescaler )
Timer/Counter
TCNTn
Tn
=0
OCnA
(Int.Req.)
Waveform
Generation
OCnA
DATA BUS
OCRnA
Fixed
TOP
Value
Waveform
Generation
OCnB
OCRnB
TCCRnA
15.2.1
OCnB
(Int.Req.)
TCCRnB
Definitions
Many register and bit references in this section are written in general form. A lower case n
replaces the Timer/Counter number, in this case 0. A lower case x replaces the Output Compare Unit, in this case Compare Unit A or Compare Unit B. However, when using the register or
bit defines in a program, the precise form must be used, i.e., TCNT0 for accessing
Timer/Counter0 counter value and so on.
The definitions in Table 15-1 are also used extensively throughout the document.
Table 15-1.
BOTTOM
15.2.2
Definitions
The counter reaches the BOTTOM when it becomes 0x00.
MAX
The counter reaches its MAXimum when it becomes 0xFF (decimal 255).
TOP
The counter reaches the TOP when it becomes equal to the highest value in the
count sequence. The TOP value can be assigned to be the fixed value 0xFF
(MAX) or the value stored in the OCR0A Register. The assignment is dependent on the mode of operation.
Registers
The Timer/Counter (TCNT0) and Output Compare Registers (OCR0A and OCR0B) are 8-bit
registers. Interrupt request (abbreviated to Int.Req. in the figure) signals are all visible in the
Timer Interrupt Flag Register (TIFR0). All interrupts are individually masked with the Timer Interrupt Mask Register (TIMSK0). TIFR0 and TIMSK0 are not shown in the figure.
97
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The Timer/Counter can be clocked internally, via the prescaler, or by an external clock source on
the T0 pin. The Clock Select logic block controls which clock source and edge the Timer/Counter
uses to increment (or decrement) its value. The Timer/Counter is inactive when no clock source
is selected. The output from the Clock Select logic is referred to as the timer clock (clkT0).
The double buffered Output Compare Registers (OCR0A and OCR0B) are compared with the
Timer/Counter value at all times. The result of the compare can be used by the Waveform Generator to generate a PWM or variable frequency output on the Output Compare pins (OC0A and
OC0B). See Using the Output Compare Unit on page 125 for details. The compare match
event will also set the Compare Flag (OCF0A or OCF0B) which can be used to generate an Output Compare interrupt request.
15.3
15.4
Counter Unit
The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit. Figure
15-2 shows a block diagram of the counter and its surroundings.
Figure 15-2. Counter Unit Block Diagram
TOVn
(Int.Req.)
DATA BUS
Clock Select
count
clear
TCNTn
direction
Control Logic
clkTn
Edge
Detector
Tn
( From Prescaler )
bottom
top
direction
clear
clkTn
top
bottom
Depending of the mode of operation used, the counter is cleared, incremented, or decremented
at each timer clock (clkT0). clkT0 can be generated from an external or internal clock source,
selected by the Clock Select bits (CS02:0). When no clock source is selected (CS02:0 = 0) the
timer is stopped. However, the TCNT0 value can be accessed by the CPU, regardless of
whether clkT0 is present or not. A CPU write overrides (has priority over) all counter clear or
count operations.
98
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The counting sequence is determined by the setting of the WGM01 and WGM00 bits located in
the Timer/Counter Control Register (TCCR0A) and the WGM02 bit located in the Timer/Counter
Control Register B (TCCR0B). There are close connections between how the counter behaves
(counts) and how waveforms are generated on the Output Compare outputs OC0A and OC0B.
For more details about advanced counting sequences and waveform generation, see Modes of
Operation on page 101.
The Timer/Counter Overflow Flag (TOV0) is set according to the mode of operation selected by
the WGM02:0 bits. TOV0 can be used for generating a CPU interrupt.
15.5
DATA BUS
OCRnx
TCNTn
= (8-bit Comparator )
OCFnx (Int.Req.)
top
bottom
Waveform Generator
OCnx
FOCn
WGMn1:0
COMnx1:0
The OCR0x Registers are double buffered when using any of the Pulse Width Modulation
(PWM) modes. For the normal and Clear Timer on Compare (CTC) modes of operation, the double buffering is disabled. The double buffering synchronizes the update of the OCR0x Compare
Registers to either top or bottom of the counting sequence. The synchronization prevents the
occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free.
99
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The OCR0x Register access may seem complex, but this is not case. When the double buffering
is enabled, the CPU has access to the OCR0x Buffer Register, and if double buffering is disabled the CPU will access the OCR0x directly.
15.5.1
15.5.2
15.5.3
15.6
100
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 15-4. Compare Match Output Unit, Schematic
COMnx1
COMnx0
FOCn
Waveform
Generator
Q
1
OCnx
DATA BUS
OCnx
Pin
PORT
D
DDR
clk I/O
The general I/O port function is overridden by the Output Compare (OC0x) from the Waveform
Generator if either of the COM0x1:0 bits are set. However, the OC0x pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. The Data Direction
Register bit for the OC0x pin (DDR_OC0x) must be set as output before the OC0x value is visible on the pin. The port override function is independent of the Waveform Generation mode.
The design of the Output Compare pin logic allows initialization of the OC0x state before the output is enabled. Note that some COM0x1:0 bit settings are reserved for certain modes of
operation. See Register Description on page 108.
15.6.1
15.7
Modes of Operation
The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is
defined by the combination of the Waveform Generation mode (WGM02:0) and Compare Output
mode (COM0x1:0) bits. The Compare Output mode bits do not affect the counting sequence,
while the Waveform Generation mode bits do. The COM0x1:0 bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes
the COM0x1:0 bits control whether the output should be set, cleared, or toggled at a compare
match (See Compare Match Output Unit on page 100).
For detailed timing information refer to Timer/Counter Timing Diagrams on page 106.
101
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
15.7.1
Normal Mode
The simplest mode of operation is the Normal mode (WGM02:0 = 0). In this mode the counting
direction is always up (incrementing), and no counter clear is performed. The counter simply
overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bottom (0x00). In normal operation the Timer/Counter Overflow Flag (TOV0) will be set in the same
timer clock cycle as the TCNT0 becomes zero. The TOV0 Flag in this case behaves like a ninth
bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt
that automatically clears the TOV0 Flag, the timer resolution can be increased by software.
There are no special cases to consider in the Normal mode, a new counter value can be written
anytime.
The Output Compare unit can be used to generate interrupts at some given time. Using the Output Compare to generate waveforms in Normal mode is not recommended, since this will
occupy too much of the CPU time.
15.7.2
TCNTn
OCn
(Toggle)
Period
(COMnx1:0 = 1)
1
An interrupt can be generated each time the counter value reaches the TOP value by using the
OCF0A Flag. If the interrupt is enabled, the interrupt handler routine can be used for updating
the TOP value. However, changing TOP to a value close to BOTTOM when the counter is running with none or a low prescaler value must be done with care since the CTC mode does not
have the double buffering feature. If the new value written to OCR0A is lower than the current
value of TCNT0, the counter will miss the compare match. The counter will then have to count to
its maximum value (0xFF) and wrap around starting at 0x00 before the compare match can
occur.
For generating a waveform output in CTC mode, the OC0A output can be set to toggle its logical
level on each compare match by setting the Compare Output mode bits to toggle mode
(COM0A1:0 = 1). The OC0A value will not be visible on the port pin unless the data direction for
102
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
the pin is set to output. The waveform generated will have a maximum frequency of fOC0 =
fclk_I/O/2 when OCR0A is set to zero (0x00). The waveform frequency is defined by the following
equation:
f clk_I/O
f OCnx = ------------------------------------------------2 N ( 1 + OCRnx )
The N variable represents the prescale factor (1, 8, 64, 256, or 1024).
As for the Normal mode of operation, the TOV0 Flag is set in the same timer clock cycle that the
counter counts from MAX to 0x00.
15.7.3
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV0) is set each time the counter reaches TOP. If the interrupt is enabled, the interrupt handler routine can be used for updating the compare value.
103
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC0x pins.
Setting the COM0x1:0 bits to two will produce a non-inverted PWM and an inverted PWM output
can be generated by setting the COM0x1:0 to three: Setting the COM0A1:0 bits to one allows
the OC0A pin to toggle on Compare Matches if the WGM02 bit is set. This option is not available
for the OC0B pin (see Table 15-6 on page 109). The actual OC0x value will only be visible on
the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the OC0x Register at the compare match between OCR0x and
TCNT0, and clearing (or setting) the OC0x Register at the timer clock cycle the counter is
cleared (changes from TOP to BOTTOM).
The PWM frequency for the output can be calculated by the following equation:
f clk_I/O
f OCnxPWM = ----------------N 256
The N variable represents the prescale factor (1, 8, 64, 256, or 1024).
The extreme values for the OCR0A Register represents special cases when generating a PWM
waveform output in the fast PWM mode. If the OCR0A is set equal to BOTTOM, the output will
be a narrow spike for each MAX+1 timer clock cycle. Setting the OCR0A equal to MAX will result
in a constantly high or low output (depending on the polarity of the output set by the COM0A1:0
bits.)
A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by setting OC0x to toggle its logical level on each compare match (COM0x1:0 = 1). The waveform
generated will have a maximum frequency of fOC0 = fclk_I/O/2 when OCR0A is set to zero. This
feature is similar to the OC0A toggle in CTC mode, except the double buffer feature of the Output Compare unit is enabled in the fast PWM mode.
15.7.4
104
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 15-7. Phase Correct PWM Mode, Timing Diagram
OCnx Interrupt Flag Set
OCRnx Update
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV0) is set each time the counter reaches BOTTOM. The
Interrupt Flag can be used to generate an interrupt each time the counter reaches the BOTTOM
value.
In phase correct PWM mode, the compare unit allows generation of PWM waveforms on the
OC0x pins. Setting the COM0x1:0 bits to two will produce a non-inverted PWM. An inverted
PWM output can be generated by setting the COM0x1:0 to three: Setting the COM0A0 bits to
one allows the OC0A pin to toggle on Compare Matches if the WGM02 bit is set. This option is
not available for the OC0B pin (see Table 15-7 on page 110). The actual OC0x value will only be
visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is
generated by clearing (or setting) the OC0x Register at the compare match between OCR0x and
TCNT0 when the counter increments, and setting (or clearing) the OC0x Register at compare
match between OCR0x and TCNT0 when the counter decrements. The PWM frequency for the
output when using phase correct PWM can be calculated by the following equation:
f clk_I/O
f OCnxPCPWM = ----------------N 510
The N variable represents the prescale factor (1, 8, 64, 256, or 1024).
The extreme values for the OCR0A Register represent special cases when generating a PWM
waveform output in the phase correct PWM mode. If the OCR0A is set equal to BOTTOM, the
output will be continuously low and if set equal to MAX the output will be continuously high for
non-inverted PWM mode. For inverted PWM the output will have the opposite logic values.
At the very start of period 2 in Figure 15-7 OCnx has a transition from high to low even though
there is no Compare Match. The point of this transition is to guarantee symmetry around BOTTOM. There are two cases that give a transition without Compare Match.
OCRnx changes its value from MAX, like in Figure 15-7. When the OCR0A value is MAX the
OCn pin value is the same as the result of a down-counting Compare Match. To ensure
105
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
symmetry around BOTTOM the OCnx value at MAX must correspond to the result of an upcounting Compare Match.
The timer starts counting from a value higher than the one in OCRnx, and for that reason
misses the Compare Match and hence the OCnx change that would have happened on the
way up.
15.8
(clkI/O /1)
TCNTn
MAX - 1
MAX
BOTTOM
BOTTOM + 1
TOVn
Figure 15-9 shows the same timing data, but with the prescaler enabled.
Figure 15-9. Timer/Counter Timing Diagram, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
MAX - 1
MAX
BOTTOM
BOTTOM + 1
TOVn
Figure 15-10 shows the setting of OCF0B in all modes and OCF0A in all modes except CTC
mode and PWM mode, where OCR0A is TOP.
106
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 15-10. Timer/Counter Timing Diagram, Setting of OCF0x, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
OCRnx - 1
OCRnx
OCRnx + 1
OCRnx + 2
OCRnx Value
OCRnx
OCFnx
Figure 15-11 shows the setting of OCF0A and the clearing of TCNT0 in CTC mode and fast
PWM mode where OCR0A is TOP.
Figure 15-11. Timer/Counter Timing Diagram, Clear Timer on Compare Match mode, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
(CTC)
OCRnx
TOP - 1
TOP
BOTTOM
BOTTOM + 1
TOP
OCFnx
107
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
15.9
15.9.1
Register Description
TCCR0A Timer/Counter Control Register A
Bit
0x24 (0x44)
COM0A1
COM0A0
COM0B1
COM0B0
WGM01
WGM00
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
TCCR0A
COM0A1
COM0A0
Description
Table 15-3 shows the COM0A1:0 bit functionality when the WGM01:0 bits are set to fast PWM
mode.
Table 15-3.
COM0A1
COM0A0
Note:
Description
1. A special case occurs when OCR0A equals TOP and COM0A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at BOTTOM. See Fast PWM Mode on
page 103 for more details.
108
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 15-4 shows the COM0A1:0 bit functionality when the WGM02:0 bits are set to phase correct PWM mode.
Table 15-4.
COM0A1
COM0A0
Note:
Description
1. A special case occurs when OCR0A equals TOP and COM0A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See Phase Correct PWM Mode on
page 130 for more details.
COM0B1
COM0B0
Description
Table 15-6 shows the COM0B1:0 bit functionality when the WGM02:0 bits are set to fast PWM
mode.
Table 15-6.
COM0B1
COM0B0
Reserved
Note:
Description
1. A special case occurs when OCR0B equals TOP and COM0B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See Fast PWM Mode on page 103
for more details.
109
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 15-7 shows the COM0B1:0 bit functionality when the WGM02:0 bits are set to phase correct PWM mode.
Table 15-7.
COM0B1
COM0B0
Reserved
Note:
Description
1. A special case occurs when OCR0B equals TOP and COM0B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See Phase Correct PWM Mode on
page 104 for more details.
Bits 3, 2 Reserved
These bits are reserved bits in the ATmega48A/PA/88A/PA/168A/PA/328/P and will always read
as zero.
Bits 1:0 WGM01:0: Waveform Generation Mode
Combined with the WGM02 bit found in the TCCR0B Register, these bits control the counting
sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used, see Table 15-8. Modes of operation supported by the Timer/Counter
unit are: Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and two types of
Pulse Width Modulation (PWM) modes (see Modes of Operation on page 101).
Table 15-8.
TOP
Update of
OCRx at
TOV Flag
Set on(1)(2)
Mode
WGM02
WGM01
WGM00
Normal
0xFF
Immediate
MAX
PWM, Phase
Correct
0xFF
TOP
BOTTOM
CTC
OCRA
Immediate
MAX
Fast PWM
0xFF
BOTTOM
MAX
Reserved
PWM, Phase
Correct
OCRA
TOP
BOTTOM
Reserved
Fast PWM
OCRA
BOTTOM
TOP
Notes:
1. MAX
= 0xFF
2. BOTTOM = 0x00
110
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
15.9.2
0x25 (0x45)
FOC0A
FOC0B
WGM02
CS02
CS01
CS00
Read/Write
R/W
R/W
R/W
R/W
Initial Value
TCCR0B
111
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 15-9.
CS02
CS01
CS00
Description
clkI/O/(No prescaling)
If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the
counter even if the pin is configured as an output. This feature allows software control of the
counting.
15.9.3
TCNT0[7:0]
0x26 (0x46)
TCNT0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Timer/Counter Register gives direct access, both for read and write operations, to the
Timer/Counter unit 8-bit counter. Writing to the TCNT0 Register blocks (removes) the Compare
Match on the following timer clock. Modifying the counter (TCNT0) while the counter is running,
introduces a risk of missing a Compare Match between TCNT0 and the OCR0x Registers.
15.9.4
OCR0A[7:0]
0x27 (0x47)
OCR0A
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Output Compare Register A contains an 8-bit value that is continuously compared with the
counter value (TCNT0). A match can be used to generate an Output Compare interrupt, or to
generate a waveform output on the OC0A pin.
15.9.5
OCR0B[7:0]
0x28 (0x48)
OCR0B
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Output Compare Register B contains an 8-bit value that is continuously compared with the
counter value (TCNT0). A match can be used to generate an Output Compare interrupt, or to
generate a waveform output on the OC0B pin.
112
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
15.9.6
(0x6E)
OCIE0B
OCIE0A
TOIE0
Read/Write
R/W
R/W
R/W
Initial Value
TIMSK0
0x15 (0x35)
OCF0B
OCF0A
TOV0
Read/Write
R/W
R/W
R/W
Initial Value
TIFR0
ATmega48A/PA/88A/PA/168A/PA/328/P
the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare Match Interrupt Enable),
and OCF0A are set, the Timer/Counter0 Compare Match Interrupt is executed.
Bit 0 TOV0: Timer/Counter0 Overflow Flag
The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware
when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by
writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Interrupt
Enable), and TOV0 are set, the Timer/Counter0 Overflow interrupt is executed.
The setting of this flag is dependent of the WGM02:0 bit setting. Refer to Table 15-8, Waveform
Generation Mode Bit Description on page 110.
114
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
16. 16-bit Timer/Counter1 with PWM
16.1
16.2
Features
Overview
The 16-bit Timer/Counter unit allows accurate program execution timing (event management),
wave generation, and signal timing measurement.
Most register and bit references in this section are written in general form. A lower case n
replaces the Timer/Counter number, and a lower case x replaces the Output Compare unit
channel. However, when using the register or bit defines in a program, the precise form must be
used, i.e., TCNT1 for accessing Timer/Counter1 counter value and so on.
A simplified block diagram of the 16-bit Timer/Counter is shown in Figure 16-1. For the actual
placement of I/O pins, refer to Pinout ATmega48A/PA/88A/PA/168A/PA/328/P on page 2. CPU
accessible I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific
I/O Register and bit locations are listed in the Register Description on page 136.
The PRTIM1 bit in PRR Power Reduction Register on page 46 must be written to zero to
enable Timer/Counter1 module.
115
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 16-1. 16-bit Timer/Counter Block Diagram(1)
Count
Clear
Direction
TOVn
(Int.Req.)
Control Logic
clkTn
Clock Select
Edge
Detector
TOP
BOTTOM
( From Prescaler )
Timer/Counter
TCNTn
Tn
=0
OCnA
(Int.Req.)
Waveform
Generation
OCnA
DATA BUS
OCRnA
OCnB
(Int.Req.)
Fixed
TOP
Values
Waveform
Generation
OCRnB
( From Analog
Comparator Ouput )
ICFn (Int.Req.)
Edge
Detector
ICRn
TCCRnA
Note:
16.2.1
OCnB
Noise
Canceler
ICPn
TCCRnB
1. Refer to Figure 1-1 on page 2, Table 14-3 on page 84 and Table 14-9 on page 90 for
Timer/Counter1 pin placement and description.
Registers
The Timer/Counter (TCNT1), Output Compare Registers (OCR1A/B), and Input Capture Register (ICR1) are all 16-bit registers. Special procedures must be followed when accessing the 16bit registers. These procedures are described in the section Accessing 16-bit Registers on
page 117. The Timer/Counter Control Registers (TCCR1A/B) are 8-bit registers and have no
CPU access restrictions. Interrupt requests (abbreviated to Int.Req. in the figure) signals are all
visible in the Timer Interrupt Flag Register (TIFR1). All interrupts are individually masked with
the Timer Interrupt Mask Register (TIMSK1). TIFR1 and TIMSK1 are not shown in the figure.
The Timer/Counter can be clocked internally, via the prescaler, or by an external clock source on
the T1 pin. The Clock Select logic block controls which clock source and edge the Timer/Counter
uses to increment (or decrement) its value. The Timer/Counter is inactive when no clock source
is selected. The output from the Clock Select logic is referred to as the timer clock (clkT1).
The double buffered Output Compare Registers (OCR1A/B) are compared with the Timer/Counter value at all time. The result of the compare can be used by the Waveform Generator to
generate a PWM or variable frequency output on the Output Compare pin (OC1A/B). See Out-
116
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
put Compare Units on page 124. The compare match event will also set the Compare Match
Flag (OCF1A/B) which can be used to generate an Output Compare interrupt request.
The Input Capture Register can capture the Timer/Counter value at a given external (edge triggered) event on either the Input Capture pin (ICP1) or on the Analog Comparator pins (See
Analog Comparator on page 248) The Input Capture unit includes a digital filtering unit (Noise
Canceler) for reducing the chance of capturing noise spikes.
The TOP value, or maximum Timer/Counter value, can in some modes of operation be defined
by either the OCR1A Register, the ICR1 Register, or by a set of fixed values. When using
OCR1A as TOP value in a PWM mode, the OCR1A Register can not be used for generating a
PWM output. However, the TOP value will in this case be double buffered allowing the TOP
value to be changed in run time. If a fixed TOP value is required, the ICR1 Register can be used
as an alternative, freeing the OCR1A to be used as PWM output.
16.2.2
Definitions
The following definitions are used extensively throughout the section:
16.3
BOTTOM
MAX
The counter reaches its MAXimum when it becomes 0xFFFF (decimal 65535).
TOP
The counter reaches the TOP when it becomes equal to the highest value in the count
sequence. The TOP value can be assigned to be one of the fixed values: 0x00FF, 0x01FF,
or 0x03FF, or to the value stored in the OCR1A or ICR1 Register. The assignment is
dependent of the mode of operation.
117
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
C Code Examples(1)
unsigned int i;
...
/* Set TCNT1 to 0x01FF */
TCNT1 = 0x1FF;
/* Read TCNT1 into i */
i = TCNT1;
...
Note:
The assembly code example returns the TCNT1 value in the r17:r16 register pair.
It is important to notice that accessing 16-bit registers are atomic operations. If an interrupt
occurs between the two instructions accessing the 16-bit register, and the interrupt code
updates the temporary register by accessing the same or any other of the 16-bit Timer Registers, then the result of the access outside the interrupt will be corrupted. Therefore, when both
the main code and the interrupt code update the temporary register, the main code must disable
the interrupts during the 16-bit access.
The following code examples show how to do an atomic read of the TCNT1 Register contents.
Reading any of the OCR1A/B or ICR1 Registers can be done by using the same principle.
118
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
TIM16_ReadTCNT1:
; Save global interrupt flag
in r18,SREG
; Disable interrupts
cli
; Read TCNT1 into r17:r16
in r16,TCNT1L
in r17,TCNT1H
; Restore global interrupt flag
out SREG,r18
ret
C Code Example(1)
unsigned int TIM16_ReadTCNT1( void )
{
unsigned char sreg;
unsigned int i;
/* Save global interrupt flag */
sreg = SREG;
/* Disable interrupts */
_CLI();
/* Read TCNT1 into i */
i = TCNT1;
/* Restore global interrupt flag */
SREG = sreg;
return i;
}
Note:
The assembly code example returns the TCNT1 value in the r17:r16 register pair.
The following code examples show how to do an atomic write of the TCNT1 Register contents.
Writing any of the OCR1A/B or ICR1 Registers can be done by using the same principle.
119
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
TIM16_WriteTCNT1:
; Save global interrupt flag
in r18,SREG
; Disable interrupts
cli
; Set TCNT1 to r17:r16
out TCNT1H,r17
out TCNT1L,r16
; Restore global interrupt flag
out SREG,r18
ret
C Code Example(1)
void TIM16_WriteTCNT1( unsigned int i )
{
unsigned char sreg;
unsigned int i;
/* Save global interrupt flag */
sreg = SREG;
/* Disable interrupts */
_CLI();
/* Set TCNT1 to i */
TCNT1 = i;
/* Restore global interrupt flag */
SREG = sreg;
}
Note:
The assembly code example requires that the r17:r16 register pair contains the value to be written to TCNT1.
16.3.1
16.4
120
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
16.5
Counter Unit
The main part of the 16-bit Timer/Counter is the programmable 16-bit bi-directional counter unit.
Figure 16-2 shows a block diagram of the counter and its surroundings.
Figure 16-2. Counter Unit Block Diagram
DATA BUS
(8-bit)
TOVn
(Int.Req.)
TEMP (8-bit)
Clock Select
Count
TCNTnH (8-bit)
TCNTnL (8-bit)
Clear
Direction
Control Logic
clkTn
Edge
Detector
Tn
( From Prescaler )
TOP
BOTTOM
Direction
Clear
clkT1
Timer/Counter clock.
TOP
BOTTOM
The 16-bit counter is mapped into two 8-bit I/O memory locations: Counter High (TCNT1H) containing the upper eight bits of the counter, and Counter Low (TCNT1L) containing the lower eight
bits. The TCNT1H Register can only be indirectly accessed by the CPU. When the CPU does an
access to the TCNT1H I/O location, the CPU accesses the high byte temporary register (TEMP).
The temporary register is updated with the TCNT1H value when the TCNT1L is read, and
TCNT1H is updated with the temporary register value when TCNT1L is written. This allows the
CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data bus.
It is important to notice that there are special cases of writing to the TCNT1 Register when the
counter is counting that will give unpredictable results. The special cases are described in the
sections where they are of importance.
Depending on the mode of operation used, the counter is cleared, incremented, or decremented
at each timer clock (clkT1). The clkT1 can be generated from an external or internal clock source,
selected by the Clock Select bits (CS12:0). When no clock source is selected (CS12:0 = 0) the
timer is stopped. However, the TCNT1 value can be accessed by the CPU, independent of
whether clkT1 is present or not. A CPU write overrides (has priority over) all counter clear or
count operations.
The counting sequence is determined by the setting of the Waveform Generation mode bits
(WGM13:0) located in the Timer/Counter Control Registers A and B (TCCR1A and TCCR1B).
There are close connections between how the counter behaves (counts) and how waveforms
are generated on the Output Compare outputs OC1x. For more details about advanced counting
sequences and waveform generation, see Modes of Operation on page 127.
121
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The Timer/Counter Overflow Flag (TOV1) is set according to the mode of operation selected by
the WGM13:0 bits. TOV1 can be used for generating a CPU interrupt.
16.6
DATA BUS
(8-bit)
TEMP (8-bit)
ICRnH (8-bit)
WRITE
TCNTnH (8-bit)
ACO*
Analog
Comparator
ICPn
ICRnL (8-bit)
ACIC*
TCNTnL (8-bit)
ICNC
ICES
Noise
Canceler
Edge
Detector
ICFn (Int.Req.)
When a change of the logic level (an event) occurs on the Input Capture pin (ICP1), alternatively
on the Analog Comparator output (ACO), and this change confirms to the setting of the edge
detector, a capture will be triggered. When a capture is triggered, the 16-bit value of the counter
(TCNT1) is written to the Input Capture Register (ICR1). The Input Capture Flag (ICF1) is set at
the same system clock as the TCNT1 value is copied into ICR1 Register. If enabled (ICIE1 = 1),
the Input Capture Flag generates an Input Capture interrupt. The ICF1 Flag is automatically
cleared when the interrupt is executed. Alternatively the ICF1 Flag can be cleared by software
by writing a logical one to its I/O bit location.
Reading the 16-bit value in the Input Capture Register (ICR1) is done by first reading the low
byte (ICR1L) and then the high byte (ICR1H). When the low byte is read the high byte is copied
into the high byte temporary register (TEMP). When the CPU reads the ICR1H I/O location it will
access the TEMP Register.
The ICR1 Register can only be written when using a Waveform Generation mode that utilizes
the ICR1 Register for defining the counters TOP value. In these cases the Waveform Genera-
122
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
tion mode (WGM13:0) bits must be set before the TOP value can be written to the ICR1
Register. When writing the ICR1 Register the high byte must be written to the ICR1H I/O location
before the low byte is written to ICR1L.
For more information on how to access the 16-bit registers refer to Accessing 16-bit Registers
on page 117.
16.6.1
16.6.2
Noise Canceler
The noise canceler improves noise immunity by using a simple digital filtering scheme. The
noise canceler input is monitored over four samples, and all four must be equal for changing the
output that in turn is used by the edge detector.
The noise canceler is enabled by setting the Input Capture Noise Canceler (ICNC1) bit in
Timer/Counter Control Register B (TCCR1B). When enabled the noise canceler introduces additional four system clock cycles of delay from a change applied to the input, to the update of the
ICR1 Register. The noise canceler uses the system clock and is therefore not affected by the
prescaler.
16.6.3
123
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
cleared by software (writing a logical one to the I/O bit location). For measuring frequency only,
the clearing of the ICF1 Flag is not required (if an interrupt handler is used).
16.7
(8-bit)
TEMP (8-bit)
TCNTnH (8-bit)
OCRnxH (8-bit)
TCNTnL (8-bit)
OCRnxL (8-bit)
= (16-bit Comparator )
OCFnx (Int.Req.)
TOP
BOTTOM
Waveform Generator
WGMn3:0
OCnx
COMnx1:0
The OCR1x Register is double buffered when using any of the twelve Pulse Width Modulation
(PWM) modes. For the Normal and Clear Timer on Compare (CTC) modes of operation, the
double buffering is disabled. The double buffering synchronizes the update of the OCR1x Compare Register to either TOP or BOTTOM of the counting sequence. The synchronization
124
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free.
The OCR1x Register access may seem complex, but this is not case. When the double buffering
is enabled, the CPU has access to the OCR1x Buffer Register, and if double buffering is disabled the CPU will access the OCR1x directly. The content of the OCR1x (Buffer or Compare)
Register is only changed by a write operation (the Timer/Counter does not update this register
automatically as the TCNT1 and ICR1 Register). Therefore OCR1x is not read via the high byte
temporary register (TEMP). However, it is a good practice to read the low byte first as when
accessing other 16-bit registers. Writing the OCR1x Registers must be done via the TEMP Register since the compare of all 16 bits is done continuously. The high byte (OCR1xH) has to be
written first. When the high byte I/O location is written by the CPU, the TEMP Register will be
updated by the value written. Then when the low byte (OCR1xL) is written to the lower eight bits,
the high byte will be copied into the upper 8-bits of either the OCR1x buffer or OCR1x Compare
Register in the same system clock cycle.
For more information of how to access the 16-bit registers refer to Accessing 16-bit Registers
on page 117.
16.7.1
16.7.2
16.7.3
125
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
16.8
COMnx1
COMnx0
FOCnx
Waveform
Generator
Q
1
OCnx
DATA BUS
OCnx
Pin
PORT
D
DDR
clk I/O
The general I/O port function is overridden by the Output Compare (OC1x) from the Waveform
Generator if either of the COM1x1:0 bits are set. However, the OC1x pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. The Data Direction
Register bit for the OC1x pin (DDR_OC1x) must be set as output before the OC1x value is visible on the pin. The port override function is generally independent of the Waveform Generation
mode, but there are some exceptions. Refer to Table 16-1, Table 16-2 and Table 16-3 for
details.
The design of the Output Compare pin logic allows initialization of the OC1x state before the output is enabled. Note that some COM1x1:0 bit settings are reserved for certain modes of
operation. See Section 16.11 on page 136.
The COM1x1:0 bits have no effect on the Input Capture unit.
16.8.1
126
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
non-PWM modes refer to Table 16-1 on page 136. For fast PWM mode refer to Table 16-2 on
page 137, and for phase correct and phase and frequency correct PWM refer to Table 16-3 on
page 137.
A change of the COM1x1:0 bits state will have effect at the first compare match after the bits are
written. For non-PWM modes, the action can be forced to have immediate effect by using the
FOC1x strobe bits.
16.9
Modes of Operation
The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is
defined by the combination of the Waveform Generation mode (WGM13:0) and Compare Output
mode (COM1x1:0) bits. The Compare Output mode bits do not affect the counting sequence,
while the Waveform Generation mode bits do. The COM1x1:0 bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes
the COM1x1:0 bits control whether the output should be set, cleared or toggle at a compare
match (See Section 16.8 on page 126.)
For detailed timing information refer to Timer/Counter Timing Diagrams on page 134.
16.9.1
Normal Mode
The simplest mode of operation is the Normal mode (WGM13:0 = 0). In this mode the counting
direction is always up (incrementing), and no counter clear is performed. The counter simply
overruns when it passes its maximum 16-bit value (MAX = 0xFFFF) and then restarts from the
BOTTOM (0x0000). In normal operation the Timer/Counter Overflow Flag (TOV1) will be set in
the same timer clock cycle as the TCNT1 becomes zero. The TOV1 Flag in this case behaves
like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow
interrupt that automatically clears the TOV1 Flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal mode, a new counter value can be
written anytime.
The Input Capture unit is easy to use in Normal mode. However, observe that the maximum
interval between the external events must not exceed the resolution of the counter. If the interval
between events are too long, the timer overflow interrupt or the prescaler must be used to
extend the resolution for the capture unit.
The Output Compare units can be used to generate interrupts at some given time. Using the
Output Compare to generate waveforms in Normal mode is not recommended, since this will
occupy too much of the CPU time.
16.9.2
127
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 16-6. CTC Mode, Timing Diagram
OCnA Interrupt Flag Set
or ICFn Interrupt Flag Set
(Interrupt on TOP)
TCNTn
OCnA
(Toggle)
Period
(COMnA1:0 = 1)
1
An interrupt can be generated at each time the counter value reaches the TOP value by either
using the OCF1A or ICF1 Flag according to the register used to define the TOP value. If the
interrupt is enabled, the interrupt handler routine can be used for updating the TOP value. However, changing the TOP to a value close to BOTTOM when the counter is running with none or a
low prescaler value must be done with care since the CTC mode does not have the double buffering feature. If the new value written to OCR1A or ICR1 is lower than the current value of
TCNT1, the counter will miss the compare match. The counter will then have to count to its maximum value (0xFFFF) and wrap around starting at 0x0000 before the compare match can occur.
In many cases this feature is not desirable. An alternative will then be to use the fast PWM mode
using OCR1A for defining TOP (WGM13:0 = 15) since the OCR1A then will be double buffered.
For generating a waveform output in CTC mode, the OC1A output can be set to toggle its logical
level on each compare match by setting the Compare Output mode bits to toggle mode
(COM1A1:0 = 1). The OC1A value will not be visible on the port pin unless the data direction for
the pin is set to output (DDR_OC1A = 1). The waveform generated will have a maximum frequency of fOC1A = fclk_I/O/2 when OCR1A is set to zero (0x0000). The waveform frequency is
defined by the following equation:
f clk_I/O
f OCnA = -------------------------------------------------2 N ( 1 + OCRnA )
The N variable represents the prescaler factor (1, 8, 64, 256, or 1024).
As for the Normal mode of operation, the TOV1 Flag is set in the same timer clock cycle that the
counter counts from MAX to 0x0000.
16.9.3
128
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The PWM resolution for fast PWM can be fixed to 8-, 9-, or 10-bit, or defined by either ICR1 or
OCR1A. The minimum resolution allowed is 2-bit (ICR1 or OCR1A set to 0x0003), and the maximum resolution is 16-bit (ICR1 or OCR1A set to MAX). The PWM resolution in bits can be
calculated by using the following equation:
log ( TOP + 1 )
R FPWM = ----------------------------------log ( 2 )
In fast PWM mode the counter is incremented until the counter value matches either one of the
fixed values 0x00FF, 0x01FF, or 0x03FF (WGM13:0 = 5, 6, or 7), the value in ICR1 (WGM13:0 =
14), or the value in OCR1A (WGM13:0 = 15). The counter is then cleared at the following timer
clock cycle. The timing diagram for the fast PWM mode is shown in Figure 16-7. The figure
shows fast PWM mode when OCR1A or ICR1 is used to define TOP. The TCNT1 value is in the
timing diagram shown as a histogram for illustrating the single-slope operation. The diagram
includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT1
slopes represent compare matches between OCR1x and TCNT1. The OC1x Interrupt Flag will
be set when a compare match occurs.
Figure 16-7. Fast PWM Mode, Timing Diagram
OCRnx/TOP Update and
TOVn Interrupt Flag Set and
OCnA Interrupt Flag Set
or ICFn Interrupt Flag Set
(Interrupt on TOP)
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches TOP. In addition
the OC1A or ICF1 Flag is set at the same timer clock cycle as TOV1 is set when either OCR1A
or ICR1 is used for defining the TOP value. If one of the interrupts are enabled, the interrupt handler routine can be used for updating the TOP and compare values.
When changing the TOP value the program must ensure that the new TOP value is higher or
equal to the value of all of the Compare Registers. If the TOP value is lower than any of the
Compare Registers, a compare match will never occur between the TCNT1 and the OCR1x.
Note that when using fixed TOP values the unused bits are masked to zero when any of the
OCR1x Registers are written.
The procedure for updating ICR1 differs from updating OCR1A when used for defining the TOP
value. The ICR1 Register is not double buffered. This means that if ICR1 is changed to a low
value when the counter is running with none or a low prescaler value, there is a risk that the new
ICR1 value written is lower than the current value of TCNT1. The result will then be that the
counter will miss the compare match at the TOP value. The counter will then have to count to the
MAX value (0xFFFF) and wrap around starting at 0x0000 before the compare match can occur.
The OCR1A Register however, is double buffered. This feature allows the OCR1A I/O location
129
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
to be written anytime. When the OCR1A I/O location is written the value written will be put into
the OCR1A Buffer Register. The OCR1A Compare Register will then be updated with the value
in the Buffer Register at the next timer clock cycle the TCNT1 matches TOP. The update is done
at the same timer clock cycle as the TCNT1 is cleared and the TOV1 Flag is set.
Using the ICR1 Register for defining TOP works well when using fixed TOP values. By using
ICR1, the OCR1A Register is free to be used for generating a PWM output on OC1A. However,
if the base PWM frequency is actively changed (by changing the TOP value), using the OCR1A
as TOP is clearly a better choice due to its double buffer feature.
In fast PWM mode, the compare units allow generation of PWM waveforms on the OC1x pins.
Setting the COM1x1:0 bits to two will produce a inverted PWM and an non-inverted PWM output
can be generated by setting the COM1x1:0 to three (see Table on page 137). The actual OC1x
value will only be visible on the port pin if the data direction for the port pin is set as output
(DDR_OC1x). The PWM waveform is generated by setting (or clearing) the OC1x Register at
the compare match between OCR1x and TCNT1, and clearing (or setting) the OC1x Register at
the timer clock cycle the counter is cleared (changes from TOP to BOTTOM).
The PWM frequency for the output can be calculated by the following equation:
f clk_I/O
f OCnxPWM = ---------------------------------N ( 1 + TOP )
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).
The extreme values for the OCR1x Register represents special cases when generating a PWM
waveform output in the fast PWM mode. If the OCR1x is set equal to BOTTOM (0x0000) the output will be a narrow spike for each TOP+1 timer clock cycle. Setting the OCR1x equal to TOP
will result in a constant high or low output (depending on the polarity of the output set by the
COM1x1:0 bits.)
A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by setting OC1A to toggle its logical level on each compare match (COM1A1:0 = 1). This applies only
if OCR1A is used to define the TOP value (WGM13:0 = 15). The waveform generated will have
a maximum frequency of fOC1A = fclk_I/O/2 when OCR1A is set to zero (0x0000). This feature is
similar to the OC1A toggle in CTC mode, except the double buffer feature of the Output Compare unit is enabled in the fast PWM mode.
16.9.4
130
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
0x0003), and the maximum resolution is 16-bit (ICR1 or OCR1A set to MAX). The PWM resolution in bits can be calculated by using the following equation:
log ( TOP + 1 )
R PCPWM = ----------------------------------log ( 2 )
In phase correct PWM mode the counter is incremented until the counter value matches either
one of the fixed values 0x00FF, 0x01FF, or 0x03FF (WGM13:0 = 1, 2, or 3), the value in ICR1
(WGM13:0 = 10), or the value in OCR1A (WGM13:0 = 11). The counter has then reached the
TOP and changes the count direction. The TCNT1 value will be equal to TOP for one timer clock
cycle. The timing diagram for the phase correct PWM mode is shown on Figure 16-8. The figure
shows phase correct PWM mode when OCR1A or ICR1 is used to define TOP. The TCNT1
value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The
diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on
the TCNT1 slopes represent compare matches between OCR1x and TCNT1. The OC1x Interrupt Flag will be set when a compare match occurs.
Figure 16-8. Phase Correct PWM Mode, Timing Diagram
OCRnx/TOP Update and
OCnA Interrupt Flag Set
or ICFn Interrupt Flag Set
(Interrupt on TOP)
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches BOTTOM. When
either OCR1A or ICR1 is used for defining the TOP value, the OC1A or ICF1 Flag is set accordingly at the same timer clock cycle as the OCR1x Registers are updated with the double buffer
value (at TOP). The Interrupt Flags can be used to generate an interrupt each time the counter
reaches the TOP or BOTTOM value.
When changing the TOP value the program must ensure that the new TOP value is higher or
equal to the value of all of the Compare Registers. If the TOP value is lower than any of the
Compare Registers, a compare match will never occur between the TCNT1 and the OCR1x.
Note that when using fixed TOP values, the unused bits are masked to zero when any of the
OCR1x Registers are written. As the third period shown in Figure 16-8 illustrates, changing the
TOP actively while the Timer/Counter is running in the phase correct mode can result in an
unsymmetrical output. The reason for this can be found in the time of update of the OCR1x Register. Since the OCR1x update occurs at TOP, the PWM period starts and ends at TOP. This
131
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
implies that the length of the falling slope is determined by the previous TOP value, while the
length of the rising slope is determined by the new TOP value. When these two values differ the
two slopes of the period will differ in length. The difference in length gives the unsymmetrical
result on the output.
It is recommended to use the phase and frequency correct mode instead of the phase correct
mode when changing the TOP value while the Timer/Counter is running. When using a static
TOP value there are practically no differences between the two modes of operation.
In phase correct PWM mode, the compare units allow generation of PWM waveforms on the
OC1x pins. Setting the COM1x1:0 bits to two will produce a non-inverted PWM and an inverted
PWM output can be generated by setting the COM1x1:0 to three (See Table on page 137). The
actual OC1x value will only be visible on the port pin if the data direction for the port pin is set as
output (DDR_OC1x). The PWM waveform is generated by setting (or clearing) the OC1x Register at the compare match between OCR1x and TCNT1 when the counter increments, and
clearing (or setting) the OC1x Register at compare match between OCR1x and TCNT1 when
the counter decrements. The PWM frequency for the output when using phase correct PWM can
be calculated by the following equation:
f clk_I/O
f OCnxPCPWM = --------------------------2 N TOP
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).
The extreme values for the OCR1x Register represent special cases when generating a PWM
waveform output in the phase correct PWM mode. If the OCR1x is set equal to BOTTOM the
output will be continuously low and if set equal to TOP the output will be continuously high for
non-inverted PWM mode. For inverted PWM the output will have the opposite logic values. If
OCR1A is used to define the TOP value (WGM13:0 = 11) and COM1A1:0 = 1, the OC1A output
will toggle with a 50% duty cycle.
16.9.5
132
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
the maximum resolution is 16-bit (ICR1 or OCR1A set to MAX). The PWM resolution in bits can
be calculated using the following equation:
log ( TOP + 1 )
R PFCPWM = ----------------------------------log ( 2 )
In phase and frequency correct PWM mode the counter is incremented until the counter value
matches either the value in ICR1 (WGM13:0 = 8), or the value in OCR1A (WGM13:0 = 9). The
counter has then reached the TOP and changes the count direction. The TCNT1 value will be
equal to TOP for one timer clock cycle. The timing diagram for the phase correct and frequency
correct PWM mode is shown on Figure 16-9. The figure shows phase and frequency correct
PWM mode when OCR1A or ICR1 is used to define TOP. The TCNT1 value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The diagram includes noninverted and inverted PWM outputs. The small horizontal line marks on the TCNT1 slopes represent compare matches between OCR1x and TCNT1. The OC1x Interrupt Flag will be set when a
compare match occurs.
Figure 16-9. Phase and Frequency Correct PWM Mode, Timing Diagram
OCnA Interrupt Flag Set
or ICFn Interrupt Flag Set
(Interrupt on TOP)
OCRnx/TOP Updateand
TOVn Interrupt Flag Set
(Interrupt on Bottom)
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV1) is set at the same timer clock cycle as the OCR1x
Registers are updated with the double buffer value (at BOTTOM). When either OCR1A or ICR1
is used for defining the TOP value, the OC1A or ICF1 Flag set when TCNT1 has reached TOP.
The Interrupt Flags can then be used to generate an interrupt each time the counter reaches the
TOP or BOTTOM value.
When changing the TOP value the program must ensure that the new TOP value is higher or
equal to the value of all of the Compare Registers. If the TOP value is lower than any of the
Compare Registers, a compare match will never occur between the TCNT1 and the OCR1x.
As Figure 16-9 shows the output generated is, in contrast to the phase correct mode, symmetrical in all periods. Since the OCR1x Registers are updated at BOTTOM, the length of the rising
and the falling slopes will always be equal. This gives symmetrical output pulses and is therefore
frequency correct.
133
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Using the ICR1 Register for defining TOP works well when using fixed TOP values. By using
ICR1, the OCR1A Register is free to be used for generating a PWM output on OC1A. However,
if the base PWM frequency is actively changed by changing the TOP value, using the OCR1A as
TOP is clearly a better choice due to its double buffer feature.
In phase and frequency correct PWM mode, the compare units allow generation of PWM waveforms on the OC1x pins. Setting the COM1x1:0 bits to two will produce a non-inverted PWM and
an inverted PWM output can be generated by setting the COM1x1:0 to three (See Table on
page 137). The actual OC1x value will only be visible on the port pin if the data direction for the
port pin is set as output (DDR_OC1x). The PWM waveform is generated by setting (or clearing)
the OC1x Register at the compare match between OCR1x and TCNT1 when the counter increments, and clearing (or setting) the OC1x Register at compare match between OCR1x and
TCNT1 when the counter decrements. The PWM frequency for the output when using phase
and frequency correct PWM can be calculated by the following equation:
f clk_I/O
f OCnxPFCPWM = --------------------------2 N TOP
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).
The extreme values for the OCR1x Register represents special cases when generating a PWM
waveform output in the phase correct PWM mode. If the OCR1x is set equal to BOTTOM the
output will be continuously low and if set equal to TOP the output will be set to high for noninverted PWM mode. For inverted PWM the output will have the opposite logic values. If OCR1A
is used to define the TOP value (WGM13:0 = 9) and COM1A1:0 = 1, the OC1A output will toggle
with a 50% duty cycle.
(clkI/O /1)
TCNTn
OCRnx
OCRnx - 1
OCRnx
OCRnx + 1
OCRnx + 2
OCRnx Value
OCFnx
Figure 16-11 shows the same timing data, but with the prescaler enabled.
134
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 16-11. Timer/Counter Timing Diagram, Setting of OCF1x, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
OCRnx - 1
OCRnx
OCRnx + 1
OCRnx + 2
OCRnx Value
OCRnx
OCFnx
Figure 16-12 shows the count sequence close to TOP in various modes. When using phase and
frequency correct PWM mode the OCR1x Register is updated at BOTTOM. The timing diagrams
will be the same, but TOP should be replaced by BOTTOM, TOP-1 by BOTTOM+1 and so on.
The same renaming applies for modes that set the TOV1 Flag at BOTTOM.
Figure 16-12. Timer/Counter Timing Diagram, no Prescaling
clkI/O
clkTn
(clkI/O /1)
TCNTn
(CTC and FPWM)
TCNTn
(PC and PFC PWM)
TOP - 1
TOP
BOTTOM
BOTTOM + 1
TOP - 1
TOP
TOP - 1
TOP - 2
TOVn (FPWM)
and ICFn (if used
as TOP)
OCRnx
(Update at TOP)
135
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 16-13 shows the same timing data, but with the prescaler enabled.
Figure 16-13. Timer/Counter Timing Diagram, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O/8)
TCNTn
(CTC and FPWM)
TCNTn
(PC and PFC PWM)
TOP - 1
TOP
BOTTOM
BOTTOM + 1
TOP - 1
TOP
TOP - 1
TOP - 2
TOVn (FPWM)
and ICF n (if used
as TOP)
OCRnx
(Update at TOP)
COM1A1
COM1A0
COM1B1
COM1B0
WGM11
WGM10
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x80)
TCCR1A
COM1A1/COM1B1
COM1A0/COM1B0
Description
136
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 16-2 shows the COM1x1:0 bit functionality when the WGM13:0 bits are set to the fast
PWM mode.
Table 16-2.
COM1A1/COM1B1
COM1A0/COM1B0
Note:
Description
1. A special case occurs when OCR1A/OCR1B equals TOP and COM1A1/COM1B1 is set. In
this case the compare match is ignored, but the set or clear is done at BOTTOM. See Fast
PWM Mode on page 128 for more details.
Table 16-3 shows the COM1x1:0 bit functionality when the WGM13:0 bits are set to the phase
correct or the phase and frequency correct, PWM mode.
Table 16-3.
Compare Output Mode, Phase Correct and Phase and Frequency Correct
PWM(1)
COM1A1/COM1B1
COM1A0/COM1B0
Clear OC1A/OC1B on Compare Match when upcounting. Set OC1A/OC1B on Compare Match when
downcounting.
Set OC1A/OC1B on Compare Match when upcounting. Clear OC1A/OC1B on Compare Match
when downcounting.
Note:
Description
1. A special case occurs when OCR1A/OCR1B equals TOP and COM1A1/COM1B1 is set. See
Phase Correct PWM Mode on page 130 for more details.
137
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Waveform Generation Mode Bit Description(1)
Table 16-4.
Mode
WGM13
WGM12
(CTC1)
WGM11
(PWM11)
WGM10
(PWM10)
Timer/Counter Mode of
Operation
TOP
Update of
OCR1x at
TOV1 Flag
Set on
Normal
0xFFFF
Immediate
MAX
0x00FF
TOP
BOTTOM
0x01FF
TOP
BOTTOM
0x03FF
TOP
BOTTOM
CTC
OCR1A
Immediate
MAX
0x00FF
BOTTOM
TOP
0x01FF
BOTTOM
TOP
0x03FF
BOTTOM
TOP
ICR1
BOTTOM
BOTTOM
OCR1A
BOTTOM
BOTTOM
10
ICR1
TOP
BOTTOM
11
OCR1A
TOP
BOTTOM
12
CTC
ICR1
Immediate
MAX
13
(Reserved)
14
Fast PWM
ICR1
BOTTOM
TOP
15
Fast PWM
OCR1A
BOTTOM
TOP
Note:
16.11.2
1. The CTC1 and PWM11:0 bit definition names are obsolete. Use the WGM12:0 definitions. However, the functionality and
location of these bits are compatible with previous versions of the timer.
ICNC1
ICES1
WGM13
WGM12
CS12
CS11
CS10
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x81)
TCCR1B
138
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
When the ICR1 is used as TOP value (see description of the WGM13:0 bits located in the
TCCR1A and the TCCR1B Register), the ICP1 is disconnected and consequently the Input Capture function is disabled.
Bit 5 Reserved
This bit is reserved for future use. For ensuring compatibility with future devices, this bit must be
written to zero when TCCR1B is written.
Bit 4:3 WGM13:2: Waveform Generation Mode
See TCCR1A Register description.
Bit 2:0 CS12:0: Clock Select
The three Clock Select bits select the clock source to be used by the Timer/Counter, see Figure
16-10 and Figure 16-11.
Table 16-5.
CS12
CS11
CS10
Description
If external pin modes are used for the Timer/Counter1, transitions on the T1 pin will clock the
counter even if the pin is configured as an output. This feature allows software control of the
counting.
16.11.3
FOC1A
FOC1B
Read/Write
R/W
R/W
Initial Value
(0x82)
0
TCCR1C
ATmega48A/PA/88A/PA/168A/PA/328/P
16.11.4
(0x85)
TCNT1[15:8]
(0x84)
TCNT1[7:0]
0
TCNT1H
TCNT1L
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The two Timer/Counter I/O locations (TCNT1H and TCNT1L, combined TCNT1) give direct
access, both for read and for write operations, to the Timer/Counter unit 16-bit counter. To
ensure that both the high and low bytes are read and written simultaneously when the CPU
accesses these registers, the access is performed using an 8-bit temporary High Byte Register
(TEMP). This temporary register is shared by all the other 16-bit registers. See Accessing 16-bit
Registers on page 117.
Modifying the counter (TCNT1) while the counter is running introduces a risk of missing a compare match between TCNT1 and one of the OCR1x Registers.
Writing to the TCNT1 Register blocks (removes) the compare match on the following timer clock
for all compare units.
16.11.5
16.11.6
(0x89)
OCR1A[15:8]
(0x88)
OCR1A[7:0]
0
OCR1AH
OCR1AL
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x8B)
OCR1B[15:8]
(0x8A)
OCR1B[7:0]
OCR1BH
OCR1BL
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Output Compare Registers contain a 16-bit value that is continuously compared with the
counter value (TCNT1). A match can be used to generate an Output Compare interrupt, or to
generate a waveform output on the OC1x pin.
The Output Compare Registers are 16-bit in size. To ensure that both the high and low bytes are
written simultaneously when the CPU writes to these registers, the access is performed using an
8-bit temporary High Byte Register (TEMP). This temporary register is shared by all the other
16-bit registers. See Accessing 16-bit Registers on page 117.
16.11.7
(0x87)
ICR1[15:8]
(0x86)
ICR1[7:0]
0
ICR1H
ICR1L
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Input Capture is updated with the counter (TCNT1) value each time an event occurs on the
ICP1 pin (or optionally on the Analog Comparator output for Timer/Counter1). The Input Capture
can be used for defining the counter TOP value.
140
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The Input Capture Register is 16-bit in size. To ensure that both the high and low bytes are read
simultaneously when the CPU accesses these registers, the access is performed using an 8-bit
temporary High Byte Register (TEMP). This temporary register is shared by all the other 16-bit
registers. See Accessing 16-bit Registers on page 117.
16.11.8
(0x6F)
ICIE1
OCIE1B
OCIE1A
TOIE1
Read/Write
R/W
R/W
R/W
R/W
Initial Value
TIMSK1
Bit 7, 6 Reserved
These bits are unused bits in the ATmega48A/PA/88A/PA/168A/PA/328/P, and will always read
as zero.
Bit 5 ICIE1: Timer/Counter1, Input Capture Interrupt Enable
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally
enabled), the Timer/Counter1 Input Capture interrupt is enabled. The corresponding Interrupt
Vector (see Interrupts on page 59) is executed when the ICF1 Flag, located in TIFR1, is set.
Bit 4, 3 Reserved
These bits are unused bits in the ATmega48A/PA/88A/PA/168A/PA/328/P, and will always read
as zero.
Bit 2 OCIE1B: Timer/Counter1, Output Compare B Match Interrupt Enable
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally
enabled), the Timer/Counter1 Output Compare B Match interrupt is enabled. The corresponding
Interrupt Vector (see Interrupts on page 59) is executed when the OCF1B Flag, located in
TIFR1, is set.
Bit 1 OCIE1A: Timer/Counter1, Output Compare A Match Interrupt Enable
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally
enabled), the Timer/Counter1 Output Compare A Match interrupt is enabled. The corresponding
Interrupt Vector (see Interrupts on page 59) is executed when the OCF1A Flag, located in
TIFR1, is set.
Bit 0 TOIE1: Timer/Counter1, Overflow Interrupt Enable
When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally
enabled), the Timer/Counter1 Overflow interrupt is enabled. The corresponding Interrupt Vector
(See Interrupts on page 59) is executed when the TOV1 Flag, located in TIFR1, is set.
16.11.9
0x16 (0x36)
ICF1
OCF1B
OCF1A
TOV1
Read/Write
R/W
R/W
R/W
R/W
Initial Value
TIFR1
Bit 7, 6 Reserved
These bits are unused bits in the ATmega48A/PA/88A/PA/168A/PA/328/P, and will always read
as zero.
141
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 5 ICF1: Timer/Counter1, Input Capture Flag
This flag is set when a capture event occurs on the ICP1 pin. When the Input Capture Register
(ICR1) is set by the WGM13:0 to be used as the TOP value, the ICF1 Flag is set when the counter reaches the TOP value.
ICF1 is automatically cleared when the Input Capture Interrupt Vector is executed. Alternatively,
ICF1 can be cleared by writing a logic one to its bit location.
Bit 4, 3 Reserved
These bits are unused bits in the ATmega48A/PA/88A/PA/168A/PA/328/P, and will always read
as zero.
Bit 2 OCF1B: Timer/Counter1, Output Compare B Match Flag
This flag is set in the timer clock cycle after the counter (TCNT1) value matches the Output
Compare Register B (OCR1B).
Note that a Forced Output Compare (FOC1B) strobe will not set the OCF1B Flag.
OCF1B is automatically cleared when the Output Compare Match B Interrupt Vector is executed. Alternatively, OCF1B can be cleared by writing a logic one to its bit location.
Bit 1 OCF1A: Timer/Counter1, Output Compare A Match Flag
This flag is set in the timer clock cycle after the counter (TCNT1) value matches the Output
Compare Register A (OCR1A).
Note that a Forced Output Compare (FOC1A) strobe will not set the OCF1A Flag.
OCF1A is automatically cleared when the Output Compare Match A Interrupt Vector is executed. Alternatively, OCF1A can be cleared by writing a logic one to its bit location.
Bit 0 TOV1: Timer/Counter1, Overflow Flag
The setting of this flag is dependent of the WGM13:0 bits setting. In Normal and CTC modes,
the TOV1 Flag is set when the timer overflows. Refer to Table 16-4 on page 138 for the TOV1
Flag behavior when using another WGM13:0 bit setting.
TOV1 is automatically cleared when the Timer/Counter1 Overflow Interrupt Vector is executed.
Alternatively, TOV1 can be cleared by writing a logic one to its bit location.
142
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
17. Timer/Counter0 and Timer/Counter1 Prescalers
8-bit Timer/Counter0 with PWM on page 96 and 16-bit Timer/Counter1 with PWM on page
115 share the same prescaler module, but the Timer/Counters can have different prescaler settings. The description below applies to both Timer/Counter1 and Timer/Counter0.
17.1
17.2
Prescaler Reset
The prescaler is free running, i.e., operates independently of the Clock Select logic of the
Timer/Counter, and it is shared by Timer/Counter1 and Timer/Counter0. Since the prescaler is
not affected by the Timer/Counters clock select, the state of the prescaler will have implications
for situations where a prescaled clock is used. One example of prescaling artifacts occurs when
the timer is enabled and clocked by the prescaler (6 > CSn2:0 > 1). The number of system clock
cycles from when the timer is enabled to the first count occurs can be from 1 to N+1 system
clock cycles, where N equals the prescaler divisor (8, 64, 256, or 1024).
It is possible to use the prescaler reset for synchronizing the Timer/Counter to program execution. However, care must be taken if the other Timer/Counter that shares the same prescaler
also uses prescaling. A prescaler reset will affect the prescaler period for all Timer/Counters it is
connected to.
17.3
Tn_sync
(To Clock
Select Logic)
LE
clk I/O
Synchronization
Edge Detector
The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock cycles
from an edge has been applied to the T1/T0 pin to the counter is updated.
143
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Enabling and disabling of the clock input must be done when T1/T0 has been stable for at least
one system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated.
Each half period of the external clock applied must be longer than one system clock cycle to
ensure correct sampling. The external clock must be guaranteed to have less than half the system clock frequency (fExtClk < fclk_I/O/2) given a 50/50% duty cycle. Since the edge detector uses
sampling, the maximum frequency of an external clock it can detect is half the sampling frequency (Nyquist sampling theorem). However, due to variation of the system clock frequency
and duty cycle caused by Oscillator source (crystal, resonator, and capacitors) tolerances, it is
recommended that maximum frequency of an external clock source is less than fclk_I/O/2.5.
An external clock source can not be prescaled.
Figure 17-2. Prescaler for Timer/Counter0 and Timer/Counter1(1)
clk I/O
Clear
PSRSYNC
T0
Synchronization
T1
Synchronization
clkT1
Note:
clkT0
1. The synchronization logic on the input pins (T1/T0) is shown in Figure 17-1.
144
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
17.4
17.4.1
Register Description
GTCCR General Timer/Counter Control Register
Bit
0x23 (0x43)
TSM
PSRASY
PSRSYNC
Read/Write
R/W
R/W
R/W
Initial Value
GTCCR
145
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18. 8-bit Timer/Counter2 with PWM and Asynchronous Operation
18.1
18.2
Features
Overview
Timer/Counter2 is a general purpose, single channel, 8-bit Timer/Counter module. A simplified
block diagram of the 8-bit Timer/Counter is shown in Figure 18-1. For the actual placement of
I/O pins, refer to Pinout ATmega48A/PA/88A/PA/168A/PA/328/P on page 2. CPU accessible
I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O Register
and bit locations are listed in the Register Description on page 160.
The PRTIM2 bit in Minimizing Power Consumption on page 43 must be written to zero to
enable Timer/Counter2 module.
Figure 18-1. 8-bit Timer/Counter Block Diagram
Count
Clear
Direction
TOVn
(Int.Req.)
Control Logic
clkTn
Clock Select
Edge
Detector
TOP
BOTTOM
( From Prescaler )
Timer/Counter
TCNTn
Tn
=0
OCnA
(Int.Req.)
Waveform
Generation
OCnA
DATA BUS
OCRnA
Fixed
TOP
Value
OCnB
(Int.Req.)
Waveform
Generation
OCnB
OCRnB
TCCRnA
TCCRnB
146
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18.2.1
Registers
The Timer/Counter (TCNT2) and Output Compare Register (OCR2A and OCR2B) are 8-bit registers. Interrupt request (shorten as Int.Req.) signals are all visible in the Timer Interrupt Flag
Register (TIFR2). All interrupts are individually masked with the Timer Interrupt Mask Register
(TIMSK2). TIFR2 and TIMSK2 are not shown in the figure.
The Timer/Counter can be clocked internally, via the prescaler, or asynchronously clocked from
the TOSC1/2 pins, as detailed later in this section. The asynchronous operation is controlled by
the Asynchronous Status Register (ASSR). The Clock Select logic block controls which clock
source he Timer/Counter uses to increment (or decrement) its value. The Timer/Counter is inactive when no clock source is selected. The output from the Clock Select logic is referred to as the
timer clock (clkT2).
The double buffered Output Compare Register (OCR2A and OCR2B) are compared with the
Timer/Counter value at all times. The result of the compare can be used by the Waveform Generator to generate a PWM or variable frequency output on the Output Compare pins (OC2A and
OC2B). See Output Compare Unit on page 148 for details. The compare match event will also
set the Compare Flag (OCF2A or OCF2B) which can be used to generate an Output Compare
interrupt request.
18.2.2
Definitions
Many register and bit references in this document are written in general form. A lower case n
replaces the Timer/Counter number, in this case 2. However, when using the register or bit
defines in a program, the precise form must be used, i.e., TCNT2 for accessing Timer/Counter2
counter value and so on.
The definitions in Table 18-1 are also used extensively throughout the section.
Table 18-1.
BOTTOM
18.3
Definitions
The counter reaches the BOTTOM when it becomes zero (0x00).
MAX
The counter reaches its MAXimum when it becomes 0xFF (decimal 255).
TOP
The counter reaches the TOP when it becomes equal to the highest value in the
count sequence. The TOP value can be assigned to be the fixed value 0xFF
(MAX) or the value stored in the OCR2A Register. The assignment is dependent on the mode of operation.
18.4
Counter Unit
The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit. Figure
18-2 on page 148 shows a block diagram of the counter and its surrounding environment.
147
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 18-2. Counter Unit Block Diagram
TOVn
(Int.Req.)
DATA BUS
TOSC1
count
TCNTn
clear
clk Tn
Control Logic
Prescaler
T/C
Oscillator
direction
bottom
TOSC2
top
clkI/O
direction
clear
clkTn
top
bottom
Depending on the mode of operation used, the counter is cleared, incremented, or decremented
at each timer clock (clkT2). clkT2 can be generated from an external or internal clock source,
selected by the Clock Select bits (CS22:0). When no clock source is selected (CS22:0 = 0) the
timer is stopped. However, the TCNT2 value can be accessed by the CPU, regardless of
whether clkT2 is present or not. A CPU write overrides (has priority over) all counter clear or
count operations.
The counting sequence is determined by the setting of the WGM21 and WGM20 bits located in
the Timer/Counter Control Register (TCCR2A) and the WGM22 located in the Timer/Counter
Control Register B (TCCR2B). There are close connections between how the counter behaves
(counts) and how waveforms are generated on the Output Compare outputs OC2A and OC2B.
For more details about advanced counting sequences and waveform generation, see Modes of
Operation on page 151.
The Timer/Counter Overflow Flag (TOV2) is set according to the mode of operation selected by
the WGM22:0 bits. TOV2 can be used for generating a CPU interrupt.
18.5
148
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 18-3. Output Compare Unit, Block Diagram
DATA BUS
OCRnx
TCNTn
= (8-bit Comparator )
OCFnx (Int.Req.)
top
bottom
Waveform Generator
OCnx
FOCn
WGMn1:0
COMnX1:0
The OCR2x Register is double buffered when using any of the Pulse Width Modulation (PWM)
modes. For the Normal and Clear Timer on Compare (CTC) modes of operation, the double
buffering is disabled. The double buffering synchronizes the update of the OCR2x Compare
Register to either top or bottom of the counting sequence. The synchronization prevents the
occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free.
The OCR2x Register access may seem complex, but this is not case. When the double buffering
is enabled, the CPU has access to the OCR2x Buffer Register, and if double buffering is disabled the CPU will access the OCR2x directly.
18.5.1
18.5.2
18.5.3
149
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The setup of the OC2x should be performed before setting the Data Direction Register for the
port pin to output. The easiest way of setting the OC2x value is to use the Force Output Compare (FOC2x) strobe bit in Normal mode. The OC2x Register keeps its value even when
changing between Waveform Generation modes.
Be aware that the COM2x1:0 bits are not double buffered together with the compare value.
Changing the COM2x1:0 bits will take effect immediately.
18.6
COMnx1
COMnx0
FOCnx
Waveform
Generator
Q
1
OCnx
DATA BUS
OCnx
Pin
PORT
D
DDR
clk I/O
The general I/O port function is overridden by the Output Compare (OC2x) from the Waveform
Generator if either of the COM2x1:0 bits are set. However, the OC2x pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. The Data Direction
Register bit for the OC2x pin (DDR_OC2x) must be set as output before the OC2x value is visible on the pin. The port override function is independent of the Waveform Generation mode.
The design of the Output Compare pin logic allows initialization of the OC2x state before the output is enabled. Note that some COM2x1:0 bit settings are reserved for certain modes of
operation. See Register Description on page 160
150
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18.6.1
18.7
Modes of Operation
The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is
defined by the combination of the Waveform Generation mode (WGM22:0) and Compare Output
mode (COM2x1:0) bits. The Compare Output mode bits do not affect the counting sequence,
while the Waveform Generation mode bits do. The COM2x1:0 bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes
the COM2x1:0 bits control whether the output should be set, cleared, or toggled at a compare
match (See Compare Match Output Unit on page 150).
For detailed timing information refer to Timer/Counter Timing Diagrams on page 155.
18.7.1
Normal Mode
The simplest mode of operation is the Normal mode (WGM22:0 = 0). In this mode the counting
direction is always up (incrementing), and no counter clear is performed. The counter simply
overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bottom (0x00). In normal operation the Timer/Counter Overflow Flag (TOV2) will be set in the same
timer clock cycle as the TCNT2 becomes zero. The TOV2 Flag in this case behaves like a ninth
bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt
that automatically clears the TOV2 Flag, the timer resolution can be increased by software.
There are no special cases to consider in the Normal mode, a new counter value can be written
anytime.
The Output Compare unit can be used to generate interrupts at some given time. Using the Output Compare to generate waveforms in Normal mode is not recommended, since this will
occupy too much of the CPU time.
18.7.2
151
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 18-5. CTC Mode, Timing Diagram
OCnx Interrupt Flag Set
TCNTn
OCnx
(Toggle)
Period
(COMnx1:0 = 1)
1
An interrupt can be generated each time the counter value reaches the TOP value by using the
OCF2A Flag. If the interrupt is enabled, the interrupt handler routine can be used for updating
the TOP value. However, changing TOP to a value close to BOTTOM when the counter is running with none or a low prescaler value must be done with care since the CTC mode does not
have the double buffering feature. If the new value written to OCR2A is lower than the current
value of TCNT2, the counter will miss the compare match. The counter will then have to count to
its maximum value (0xFF) and wrap around starting at 0x00 before the compare match can
occur.
For generating a waveform output in CTC mode, the OC2A output can be set to toggle its logical
level on each compare match by setting the Compare Output mode bits to toggle mode
(COM2A1:0 = 1). The OC2A value will not be visible on the port pin unless the data direction for
the pin is set to output. The waveform generated will have a maximum frequency of fOC2A =
fclk_I/O/2 when OCR2A is set to zero (0x00). The waveform frequency is defined by the following
equation:
f clk_I/O
f OCnx = ------------------------------------------------2 N ( 1 + OCRnx )
The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024).
As for the Normal mode of operation, the TOV2 Flag is set in the same timer clock cycle that the
counter counts from MAX to 0x00.
18.7.3
152
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
In fast PWM mode, the counter is incremented until the counter value matches the TOP value.
The counter is then cleared at the following timer clock cycle. The timing diagram for the fast
PWM mode is shown in Figure 18-6. The TCNT2 value is in the timing diagram shown as a histogram for illustrating the single-slope operation. The diagram includes non-inverted and
inverted PWM outputs. The small horizontal line marks on the TCNT2 slopes represent compare
matches between OCR2x and TCNT2.
Figure 18-6. Fast PWM Mode, Timing Diagram
OCRnx Interrupt Flag Set
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV2) is set each time the counter reaches TOP. If the interrupt is enabled, the interrupt handler routine can be used for updating the compare value.
In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC2x pin.
Setting the COM2x1:0 bits to two will produce a non-inverted PWM and an inverted PWM output
can be generated by setting the COM2x1:0 to three. TOP is defined as 0xFF when WGM2:0 = 3,
and OCR2A when MGM2:0 = 7. (See Table 18-3 on page 160). The actual OC2x value will only
be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the OC2x Register at the compare match between
OCR2x and TCNT2, and clearing (or setting) the OC2x Register at the timer clock cycle the
counter is cleared (changes from TOP to BOTTOM).
The PWM frequency for the output can be calculated by the following equation:
f clk_I/O
f OCnxPWM = ----------------N 256
The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024).
The extreme values for the OCR2A Register represent special cases when generating a PWM
waveform output in the fast PWM mode. If the OCR2A is set equal to BOTTOM, the output will
be a narrow spike for each MAX+1 timer clock cycle. Setting the OCR2A equal to MAX will result
in a constantly high or low output (depending on the polarity of the output set by the COM2A1:0
bits.)
A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by setting OC2x to toggle its logical level on each compare match (COM2x1:0 = 1). The waveform
153
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
generated will have a maximum frequency of foc2 = fclk_I/O/2 when OCR2A is set to zero. This feature is similar to the OC2A toggle in CTC mode, except the double buffer feature of the Output
Compare unit is enabled in the fast PWM mode.
18.7.4
OCRnx Update
TCNTn
OCnx
(COMnx1:0 = 2)
OCnx
(COMnx1:0 = 3)
Period
The Timer/Counter Overflow Flag (TOV2) is set each time the counter reaches BOTTOM. The
Interrupt Flag can be used to generate an interrupt each time the counter reaches the BOTTOM
value.
In phase correct PWM mode, the compare unit allows generation of PWM waveforms on the
OC2x pin. Setting the COM2x1:0 bits to two will produce a non-inverted PWM. An inverted PWM
154
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
output can be generated by setting the COM2x1:0 to three. TOP is defined as 0xFF when
WGM2:0 = 3, and OCR2A when MGM2:0 = 7 (See Table 18-4 on page 161). The actual OC2x
value will only be visible on the port pin if the data direction for the port pin is set as output. The
PWM waveform is generated by clearing (or setting) the OC2x Register at the compare match
between OCR2x and TCNT2 when the counter increments, and setting (or clearing) the OC2x
Register at compare match between OCR2x and TCNT2 when the counter decrements. The
PWM frequency for the output when using phase correct PWM can be calculated by the following equation:
f clk_I/O
f OCnxPCPWM = ----------------N 510
The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024).
The extreme values for the OCR2A Register represent special cases when generating a PWM
waveform output in the phase correct PWM mode. If the OCR2A is set equal to BOTTOM, the
output will be continuously low and if set equal to MAX the output will be continuously high for
non-inverted PWM mode. For inverted PWM the output will have the opposite logic values.
At the very start of period 2 in Figure 18-7 OCnx has a transition from high to low even though
there is no Compare Match. The point of this transition is to guarantee symmetry around BOTTOM. There are two cases that give a transition without Compare Match.
OCR2A changes its value from MAX, like in Figure 18-7. When the OCR2A value is MAX the
OCn pin value is the same as the result of a down-counting compare match. To ensure
symmetry around BOTTOM the OCn value at MAX must correspond to the result of an upcounting Compare Match.
The timer starts counting from a value higher than the one in OCR2A, and for that reason
misses the Compare Match and hence the OCn change that would have happened on the way
up.
18.8
(clkI/O /1)
TCNTn
MAX - 1
MAX
BOTTOM
BOTTOM + 1
TOVn
Figure 18-9 shows the same timing data, but with the prescaler enabled.
155
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 18-9. Timer/Counter Timing Diagram, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
MAX - 1
MAX
BOTTOM
BOTTOM + 1
TOVn
Figure 18-10 shows the setting of OCF2A in all modes except CTC mode.
Figure 18-10. Timer/Counter Timing Diagram, Setting of OCF2A, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
OCRnx - 1
OCRnx
OCRnx + 1
OCRnx + 2
OCRnx Value
OCRnx
OCFnx
Figure 18-11 shows the setting of OCF2A and the clearing of TCNT2 in CTC mode.
Figure 18-11. Timer/Counter Timing Diagram, Clear Timer on Compare Match mode, with Prescaler (fclk_I/O/8)
clkI/O
clkTn
(clkI/O /8)
TCNTn
(CTC)
OCRnx
TOP - 1
TOP
BOTTOM
BOTTOM + 1
TOP
OCFnx
156
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18.9
c.
The CPU main clock frequency must be more than four times the Oscillator frequency.
When writing to one of the registers TCNT2, OCR2x, or TCCR2x, the value is transferred to a
temporary register, and latched after two positive edges on TOSC1. The user should not write
a new value before the contents of the temporary register have been transferred to its
destination. Each of the five mentioned registers have their individual temporary register, which
means that e.g. writing to TCNT2 does not disturb an OCR2x write in progress. To detect that a
transfer to the destination register has taken place, the Asynchronous Status Register ASSR
has been implemented.
When entering Power-save or ADC Noise Reduction mode after having written to TCNT2,
OCR2x, or TCCR2x, the user must wait until the written register has been updated if
Timer/Counter2 is used to wake up the device. Otherwise, the MCU will enter sleep mode
before the changes are effective. This is particularly important if any of the Output Compare2
interrupt is used to wake up the device, since the Output Compare function is disabled during
writing to OCR2x or TCNT2. If the write cycle is not finished, and the MCU enters sleep mode
before the corresponding OCR2xUB bit returns to zero, the device will never receive a
compare match interrupt, and the MCU will not wake up.
If Timer/Counter2 is used to wake the device up from Power-save or ADC Noise Reduction
mode, precautions must be taken if the user wants to re-enter one of these modes: If reentering sleep mode within the TOSC1 cycle, the interrupt will immediately occur and the
device wake up again. The result is multiple interrupts and wake-ups within one TOSC1 cycle
from the first interrupt. If the user is in doubt whether the time before re-entering Power-save or
ADC Noise Reduction mode is sufficient, the following algorithm can be used to ensure that
one TOSC1 cycle has elapsed:
a. Write a value to TCCR2x, TCNT2, or OCR2x.
b.
Wait until the corresponding Update Busy Flag in ASSR returns to zero.
c.
When the asynchronous operation is selected, the 32.768kHz Oscillator for Timer/Counter2 is
always running, except in Power-down and Standby modes. After a Power-up Reset or wakeup from Power-down or Standby mode, the user should be aware of the fact that this Oscillator
might take as long as one second to stabilize. The user is advised to wait for at least one
second before using Timer/Counter2 after power-up or wake-up from Power-down or Standby
mode. The contents of all Timer/Counter2 Registers must be considered lost after a wake-up
from Power-down or Standby mode due to unstable clock signal upon start-up, no matter
whether the Oscillator is in use or a clock signal is applied to the TOSC1 pin.
157
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Description of wake up from Power-save or ADC Noise Reduction mode when the timer is
clocked asynchronously: When the interrupt condition is met, the wake up process is started
on the following cycle of the timer clock, that is, the timer is always advanced by at least one
before the processor can read the counter value. After wake-up, the MCU is halted for four
cycles, it executes the interrupt routine, and resumes execution from the instruction following
SLEEP.
Reading of the TCNT2 Register shortly after wake-up from Power-save may give an incorrect
result. Since TCNT2 is clocked on the asynchronous TOSC clock, reading TCNT2 must be
done through a register synchronized to the internal I/O clock domain. Synchronization takes
place for every rising TOSC1 edge. When waking up from Power-save mode, and the I/O clock
(clkI/O) again becomes active, TCNT2 will read as the previous value (before entering sleep)
until the next rising TOSC1 edge. The phase of the TOSC clock after waking up from Powersave mode is essentially unpredictable, as it depends on the wake-up time. The recommended
procedure for reading TCNT2 is thus as follows:
a. Write any value to either of the registers OCR2x or TCCR2x.
b.
c.
Read TCNT2.
During asynchronous operation, the synchronization of the Interrupt Flags for the asynchronous
timer takes 3 processor cycles plus one timer cycle. The timer is therefore advanced by at least
one before the processor can read the timer value causing the setting of the Interrupt Flag. The
Output Compare pin is changed on the timer clock and is not synchronized to the processor
clock.
PSRASY
clkT2S/1024
clkT2S/256
clkT2S/128
clkT2S/64
AS2
Clear
clkT2S/32
TOSC1
clkT2S
clkT2S/8
clkI/O
CS20
CS21
CS22
The clock source for Timer/Counter2 is named clkT2S. clkT2S is by default connected to the main
system I/O clock clk IO. By setting the AS2 bit in ASSR, Timer/Counter2 is asynchronously
clocked from the TOSC1 pin. This enables use of Timer/Counter2 as a Real Time Counter
158
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
(RTC). When AS2 is set, pins TOSC1 and TOSC2 are disconnected from Port B. A crystal can
then be connected between the TOSC1 and TOSC2 pins to serve as an independent clock
source for Timer/Counter2. The Oscillator is optimized for use with a 32.768kHz crystal.
For Timer/Counter2, the possible prescaled selections are: clkT2S /8, clk T2S /32, clk T2S /64,
clkT2S/128, clkT2S/256, and clkT2S/1024. Additionally, clkT2S as well as 0 (stop) may be selected.
Setting the PSRASY bit in GTCCR resets the prescaler. This allows the user to operate with a
predictable prescaler.
159
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18.11 Register Description
18.11.1
COM2A1
COM2A0
COM2B1
COM2B0
WGM21
WGM20
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0xB0)
TCCR2A
COM2A1
COM2A0
Description
Table 18-3 shows the COM2A1:0 bit functionality when the WGM21:0 bits are set to fast PWM
mode.
Table 18-3.
COM2A1
COM2A0
Note:
Description
1. A special case occurs when OCR2A equals TOP and COM2A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at BOTTOM. See Fast PWM Mode on
page 152 for more details.
160
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 18-4 shows the COM2A1:0 bit functionality when the WGM22:0 bits are set to phase correct PWM mode.
Table 18-4.
COM2A1
COM2A0
Note:
Description
1. A special case occurs when OCR2A equals TOP and COM2A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See Phase Correct PWM Mode on
page 154 for more details.
COM2B1
COM2B0
Description
Table 18-6 shows the COM2B1:0 bit functionality when the WGM22:0 bits are set to fast PWM
mode.
Table 18-6.
COM2B1
COM2B0
Description
Reserved
161
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Note:
1. A special case occurs when OCR2B equals TOP and COM2B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at BOTTOM. See Phase Correct PWM
Mode on page 154 for more details.
Table 18-7 shows the COM2B1:0 bit functionality when the WGM22:0 bits are set to phase correct PWM mode.
Compare Output Mode, Phase Correct PWM Mode(1)
Table 18-7.
COM2B1
COM2B0
Reserved
Note:
Description
1. A special case occurs when OCR2B equals TOP and COM2B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See Phase Correct PWM Mode on
page 154 for more details.
Bits 3, 2 Reserved
These bits are reserved bits in the ATmega48A/PA/88A/PA/168A/PA/328/P and will always read
as zero.
Bits 1:0 WGM21:0: Waveform Generation Mode
Combined with the WGM22 bit found in the TCCR2B Register, these bits control the counting
sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used, see Table 18-8. Modes of operation supported by the Timer/Counter
unit are: Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and two types of
Pulse Width Modulation (PWM) modes (see Modes of Operation on page 151).
Table 18-8.
TOP
Update of
OCRx at
TOV Flag
Set on(1)(2)
Mode
WGM2
WGM1
WGM0
Normal
0xFF
Immediate
MAX
PWM, Phase
Correct
0xFF
TOP
BOTTOM
CTC
OCRA
Immediate
MAX
Fast PWM
0xFF
BOTTOM
MAX
Reserved
PWM, Phase
Correct
OCRA
TOP
BOTTOM
Reserved
Fast PWM
OCRA
BOTTOM
TOP
Notes:
1. MAX= 0xFF
2. BOTTOM= 0x00
162
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18.11.2
FOC2A
FOC2B
WGM22
CS22
CS21
CS20
Read/Write
R/W
R/W
Initial Value
(0xB1)
TCCR2B
163
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 18-9.
CS22
CS21
CS20
Description
clkT2S/(No prescaling)
If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the
counter even if the pin is configured as an output. This feature allows software control of the
counting.
18.11.3
TCNT2[7:0]
(0xB2)
TCNT2
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Timer/Counter Register gives direct access, both for read and write operations, to the
Timer/Counter unit 8-bit counter. Writing to the TCNT2 Register blocks (removes) the Compare
Match on the following timer clock. Modifying the counter (TCNT2) while the counter is running,
introduces a risk of missing a Compare Match between TCNT2 and the OCR2x Registers.
18.11.4
OCR2A[7:0]
(0xB3)
OCR2A
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Output Compare Register A contains an 8-bit value that is continuously compared with the
counter value (TCNT2). A match can be used to generate an Output Compare interrupt, or to
generate a waveform output on the OC2A pin.
18.11.5
OCR2B[7:0]
(0xB4)
OCR2B
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The Output Compare Register B contains an 8-bit value that is continuously compared with the
counter value (TCNT2). A match can be used to generate an Output Compare interrupt, or to
generate a waveform output on the OC2B pin.
164
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
18.11.6
(0x70)
OCIE2B
OCIE2A
TOIE2
Read/Write
R/W
R/W
R/W
Initial Value
TIMSK2
0x17 (0x37)
OCF2B
OCF2A
TOV2
Read/Write
R/W
R/W
R/W
Initial Value
TIFR2
ATmega48A/PA/88A/PA/168A/PA/328/P
18.11.8
(0xB6)
EXCLK
AS2
TCN2UB
OCR2AUB
OCR2BUB
TCR2AUB
TCR2BUB
Read/Write
R/W
R/W
Initial Value
ASSR
Bit 7 Reserved
This bit is reserved and will always read as zero.
Bit 6 EXCLK: Enable External Clock Input
When EXCLK is written to one, and asynchronous clock is selected, the external clock input buffer is enabled and an external clock can be input on Timer Oscillator 1 (TOSC1) pin instead of a
32kHz crystal. Writing to EXCLK should be done before asynchronous operation is selected.
Note that the crystal Oscillator will only run when this bit is zero.
Bit 5 AS2: Asynchronous Timer/Counter2
When AS2 is written to zero, Timer/Counter2 is clocked from the I/O clock, clkI/O. When AS2 is
written to one, Timer/Counter2 is clocked from a crystal Oscillator connected to the Timer Oscillator 1 (TOSC1) pin. When the value of AS2 is changed, the contents of TCNT2, OCR2A,
OCR2B, TCCR2A and TCCR2B might be corrupted.
Bit 4 TCN2UB: Timer/Counter2 Update Busy
When Timer/Counter2 operates asynchronously and TCNT2 is written, this bit becomes set.
When TCNT2 has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that TCNT2 is ready to be updated with a new value.
Bit 3 OCR2AUB: Output Compare Register2 Update Busy
When Timer/Counter2 operates asynchronously and OCR2A is written, this bit becomes set.
When OCR2A has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that OCR2A is ready to be updated with a new value.
Bit 2 OCR2BUB: Output Compare Register2 Update Busy
When Timer/Counter2 operates asynchronously and OCR2B is written, this bit becomes set.
When OCR2B has been updated from the temporary storage register, this bit is cleared by hardware. A logical zero in this bit indicates that OCR2B is ready to be updated with a new value.
Bit 1 TCR2AUB: Timer/Counter Control Register2 Update Busy
When Timer/Counter2 operates asynchronously and TCCR2A is written, this bit becomes set.
When TCCR2A has been updated from the temporary storage register, this bit is cleared by
hardware. A logical zero in this bit indicates that TCCR2A is ready to be updated with a new
value.
Bit 0 TCR2BUB: Timer/Counter Control Register2 Update Busy
When Timer/Counter2 operates asynchronously and TCCR2B is written, this bit becomes set.
When TCCR2B has been updated from the temporary storage register, this bit is cleared by
hardware. A logical zero in this bit indicates that TCCR2B is ready to be updated with a new
value.
If a write is performed to any of the five Timer/Counter2 Registers while its update busy flag is
set, the updated value might get corrupted and cause an unintentional interrupt to occur.
166
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The mechanisms for reading TCNT2, OCR2A, OCR2B, TCCR2A and TCCR2B are different.
When reading TCNT2, the actual timer value is read. When reading OCR2A, OCR2B, TCCR2A
and TCCR2B the value in the temporary storage register is read.
18.11.9
0x23 (0x43)
TSM
PSRASY
PSRSYNC
Read/Write
R/W
R/W
R/W
Initial Value
GTCCR
167
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
19. SPI Serial Peripheral Interface
19.1
19.2
Features
Overview
The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the
ATmega48A/PA/88A/PA/168A/PA/328/P and peripheral devices or between several AVR
devices.
The USART can also be used in Master SPI mode, see USART in SPI Mode on page 206. The
PRSPI bit in Minimizing Power Consumption on page 43 must be written to zero to enable SPI
module.
168
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 19-1. SPI Block Diagram(1)
SPI2X
SPI2X
DIVIDER
/2/4/8/16/32/64/128
Note:
1. Refer to Figure 1-1 on page 2, and Table 14-3 on page 84 for SPI pin placement.
The interconnection between Master and Slave CPUs with SPI is shown in Figure 19-2 on page
170. The system consists of two shift Registers, and a Master clock generator. The SPI Master
initiates the communication cycle when pulling low the Slave Select SS pin of the desired Slave.
Master and Slave prepare the data to be sent in their respective shift Registers, and the Master
generates the required clock pulses on the SCK line to interchange data. Data is always shifted
from Master to Slave on the Master Out Slave In, MOSI, line, and from Slave to Master on the
Master In Slave Out, MISO, line. After each data packet, the Master will synchronize the Slave
by pulling high the Slave Select, SS, line.
When configured as a Master, the SPI interface has no automatic control of the SS line. This
must be handled by user software before communication can start. When this is done, writing a
byte to the SPI Data Register starts the SPI clock generator, and the hardware shifts the eight
bits into the Slave. After shifting one byte, the SPI clock generator stops, setting the end of
Transmission Flag (SPIF). If the SPI Interrupt Enable bit (SPIE) in the SPCR Register is set, an
interrupt is requested. The Master may continue to shift the next byte by writing it into SPDR, or
signal the end of packet by pulling high the Slave Select, SS line. The last incoming byte will be
kept in the Buffer Register for later use.
When configured as a Slave, the SPI interface will remain sleeping with MISO tri-stated as long
as the SS pin is driven high. In this state, software may update the contents of the SPI Data
Register, SPDR, but the data will not be shifted out by incoming clock pulses on the SCK pin
until the SS pin is driven low. As one byte has been completely shifted, the end of Transmission
Flag, SPIF is set. If the SPI Interrupt Enable bit, SPIE, in the SPCR Register is set, an interrupt
169
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
is requested. The Slave may continue to place new data to be sent into SPDR before reading
the incoming data. The last incoming byte will be kept in the Buffer Register for later use.
Figure 19-2. SPI Master-slave Interconnection
SHIFT
ENABLE
The system is single buffered in the transmit direction and double buffered in the receive direction. This means that bytes to be transmitted cannot be written to the SPI Data Register before
the entire shift cycle is completed. When receiving data, however, a received character must be
read from the SPI Data Register before the next character has been completely shifted in. Otherwise, the first byte is lost.
In SPI Slave mode, the control logic will sample the incoming signal of the SCK pin. To ensure
correct sampling of the clock signal, the minimum low and high periods should be:
Low periods: Longer than 2 CPU clock cycles.
High periods: Longer than 2 CPU clock cycles.
When the SPI is enabled, the data direction of the MOSI, MISO, SCK, and SS pins is overridden
according to Table 19-1 on page 170. For more details on automatic port overrides, refer to
Alternate Port Functions on page 82.
Table 19-1.
Pin
MOSI
User Defined
Input
MISO
Input
User Defined
SCK
User Defined
Input
SS
User Defined
Input
Note:
See Alternate Functions of Port B on page 84 for a detailed description of how to define the
direction of the user defined SPI pins.
The following code examples show how to initialize the SPI as a Master and how to perform a
simple transmission. DDR_SPI in the examples must be replaced by the actual Data Direction
Register controlling the SPI pins. DD_MOSI, DD_MISO and DD_SCK must be replaced by the
actual data direction bits for these pins. E.g. if MOSI is placed on pin PB5, replace DD_MOSI
with DDB5 and DDR_SPI with DDRB.
170
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
SPI_MasterInit:
; Set MOSI and SCK output, all others input
ldi
r17,(1<<DD_MOSI)|(1<<DD_SCK)
out
DDR_SPI,r17
r17,(1<<SPE)|(1<<MSTR)|(1<<SPR0)
out
SPCR,r17
ret
SPI_MasterTransmit:
; Start transmission of data (r16)
out
SPDR,r16
Wait_Transmit:
; Wait for transmission complete
in
r16, SPSR
sbrsr16, SPIF
rjmp Wait_Transmit
ret
C Code Example(1)
void SPI_MasterInit(void)
{
/* Set MOSI and SCK output, all others input */
DDR_SPI = (1<<DD_MOSI)|(1<<DD_SCK);
/* Enable SPI, Master, set clock rate fck/16 */
SPCR = (1<<SPE)|(1<<MSTR)|(1<<SPR0);
}
void SPI_MasterTransmit(char cData)
{
/* Start transmission */
SPDR = cData;
/* Wait for transmission complete */
while(!(SPSR & (1<<SPIF)))
;
}
Note:
171
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The following code examples show how to initialize the SPI as a Slave and how to perform a
simple reception.
Assembly Code Example(1)
SPI_SlaveInit:
; Set MISO output, all others input
ldi
r17,(1<<DD_MISO)
out
DDR_SPI,r17
; Enable SPI
ldi
r17,(1<<SPE)
out
SPCR,r17
ret
SPI_SlaveReceive:
; Wait for reception complete
in r16, SPSR
sbrs r16, SPIF
rjmp SPI_SlaveReceive
; Read received data and return
in
r16,SPDR
ret
C Code Example(1)
void SPI_SlaveInit(void)
{
/* Set MISO output, all others input */
DDR_SPI = (1<<DD_MISO);
/* Enable SPI */
SPCR = (1<<SPE);
}
char SPI_SlaveReceive(void)
{
/* Wait for reception complete */
while(!(SPSR & (1<<SPIF)))
;
/* Return Data Register */
return SPDR;
}
Note:
172
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
19.3
19.3.1
SS Pin Functionality
Slave Mode
When the SPI is configured as a Slave, the Slave Select (SS) pin is always input. When SS is
held low, the SPI is activated, and MISO becomes an output if configured so by the user. All
other pins are inputs. When SS is driven high, all pins are inputs, and the SPI is passive, which
means that it will not receive incoming data. Note that the SPI logic will be reset once the SS pin
is driven high.
The SS pin is useful for packet/byte synchronization to keep the slave bit counter synchronous
with the master clock generator. When the SS pin is driven high, the SPI slave will immediately
reset the send and receive logic, and drop any partially received data in the Shift Register.
19.3.2
Master Mode
When the SPI is configured as a Master (MSTR in SPCR is set), the user can determine the
direction of the SS pin.
If SS is configured as an output, the pin is a general output pin which does not affect the SPI
system. Typically, the pin will be driving the SS pin of the SPI Slave.
If SS is configured as an input, it must be held high to ensure Master SPI operation. If the SS pin
is driven low by peripheral circuitry when the SPI is configured as a Master with the SS pin
defined as an input, the SPI system interprets this as another master selecting the SPI as a
slave and starting to send data to it. To avoid bus contention, the SPI system takes the following
actions:
1. The MSTR bit in SPCR is cleared and the SPI system becomes a Slave. As a result of
the SPI becoming a Slave, the MOSI and SCK pins become inputs.
2. The SPIF Flag in SPSR is set, and if the SPI interrupt is enabled, and the I-bit in SREG is
set, the interrupt routine will be executed.
Thus, when interrupt-driven SPI transmission is used in Master mode, and there exists a possibility that SS is driven low, the interrupt should always check that the MSTR bit is still set. If the
MSTR bit has been cleared by a slave select, it must be set by the user to re-enable SPI Master
mode.
19.4
Data Modes
There are four combinations of SCK phase and polarity with respect to serial data, which are
determined by control bits CPHA and CPOL. The SPI data transfer formats are shown in Figure
19-3 and Figure 19-4 on page 174. Data bits are shifted out and latched in on opposite edges of
the SCK signal, ensuring sufficient time for data signals to stabilize. This is clearly seen by summarizing Table 19-3 on page 175 and Table 19-4 on page 175, as done in Table 19-2.
Table 19-2.
SPI Modes
SPI Mode
Conditions
Leading Edge
Trailing eDge
CPOL=0, CPHA=0
Sample (Rising)
Setup (Falling)
CPOL=0, CPHA=1
Setup (Rising)
Sample (Falling)
CPOL=1, CPHA=0
Sample (Falling)
Setup (Rising)
CPOL=1, CPHA=1
Setup (Falling)
Sample (Rising)
173
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 19-3. SPI Transfer Format with CPHA = 0
SCK (CPOL = 0)
mode 0
SCK (CPOL = 1)
mode 2
SAMPLE I
MOSI/MISO
CHANGE 0
MOSI PIN
CHANGE 0
MISO PIN
SS
Bit 6
Bit 1
Bit 5
Bit 2
Bit 4
Bit 3
Bit 3
Bit 4
Bit 2
Bit 5
Bit 1
Bit 6
LSB
MSB
MSB
LSB
Bit 6
Bit 1
Bit 5
Bit 2
Bit 4
Bit 3
Bit 3
Bit 4
Bit 2
Bit 5
Bit 1
Bit 6
LSB
MSB
174
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
19.5
19.5.1
Register Description
SPCR SPI Control Register
Bit
0x2C (0x4C)
SPIE
SPE
DORD
MSTR
CPOL
CPHA
SPR1
SPR0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
SPCR
CPOL Functionality
CPOL
Leading Edge
Trailing Edge
Rising
Falling
Falling
Rising
CPHA Functionality
CPHA
Leading Edge
Trailing Edge
Sample
Setup
Setup
Sample
175
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bits 1, 0 SPR1, SPR0: SPI Clock Rate Select 1 and 0
These two bits control the SCK rate of the device configured as a Master. SPR1 and SPR0 have
no effect on the Slave. The relationship between SCK and the Oscillator Clock frequency fosc is
shown in the following table:
Table 19-5.
19.5.2
SPI2X
SPR1
SPR0
SCK Frequency
fosc/4
fosc/16
fosc/64
fosc/128
fosc/2
fosc/8
fosc/32
fosc/64
SPIF
WCOL
SPI2X
Read/Write
R/W
Initial Value
0x2D (0x4D)
SPSR
176
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
19.5.3
0x2E (0x4E)
MSB
LSB
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
SPDR
Undefined
The SPI Data Register is a read/write register used for data transfer between the Register File
and the SPI Shift Register. Writing to the register initiates data transmission. Reading the register causes the Shift Register Receive buffer to be read.
177
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
20. USART0
20.1
20.2
Features
Overview
The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) is a
highly flexible serial communication device.
The USART0 can also be used in Master SPI mode, see USART in SPI Mode on page 206.
The Power Reduction USART bit, PRUSART0, in Minimizing Power Consumption on page 43
must be disabled by writing a logical zero to it.
A simplified block diagram of the USART Transmitter is shown in Figure 20-1 on page 179. CPU
accessible I/O Registers and I/O pins are shown in bold.
The dashed boxes in the block diagram separate the three main parts of the USART (listed from
the top): Clock Generator, Transmitter and Receiver. Control Registers are shared by all units.
The Clock Generation logic consists of synchronization logic for external clock input used by
synchronous slave operation, and the baud rate generator. The XCKn (Transfer Clock) pin is
only used by synchronous transfer mode. The Transmitter consists of a single write buffer, a
serial Shift Register, Parity Generator and Control logic for handling different serial frame formats. The write buffer allows a continuous transfer of data without any delay between frames.
The Receiver is the most complex part of the USART module due to its clock and data recovery
units. The recovery units are used for asynchronous data reception. In addition to the recovery
units, the Receiver includes a Parity Checker, Control logic, a Shift Register and a two level
receive buffer (UDRn). The Receiver supports the same frame formats as the Transmitter, and
can detect Frame Error, Data OverRun and Parity Errors.
178
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 20-1. USART Block Diagram(1)
Clock Generator
UBRRn [H:L]
OSC
SYNC LOGIC
PIN
CONTROL
XCKn
Transmitter
TX
CONTROL
DATA BUS
UDRn(Transmit)
PARITY
GENERATOR
20.3
TxDn
Receiver
UCSRnA
Note:
PIN
CONTROL
CLOCK
RECOVERY
RX
CONTROL
DATA
RECOVERY
PIN
CONTROL
UDRn (Receive)
PARITY
CHECKER
UCSRnB
RxDn
UCSRnC
1. Refer to Figure 1-1 on page 2 and Table 14-9 on page 90 for USART0 pin placement.
Clock Generation
The Clock Generation logic generates the base clock for the Transmitter and Receiver. The
USART supports four modes of clock operation: Normal asynchronous, Double Speed asynchronous, Master synchronous and Slave synchronous mode. The UMSELn bit in USART
Control and Status Register C (UCSRnC) selects between asynchronous and synchronous
operation. Double Speed (asynchronous mode only) is controlled by the U2Xn found in the
UCSRnA Register. When using synchronous mode (UMSELn = 1), the Data Direction Register
for the XCKn pin (DDR_XCKn) controls whether the clock source is internal (Master mode) or
external (Slave mode). The XCKn pin is only active when using synchronous mode.
179
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 20-2 shows a block diagram of the clock generation logic.
Figure 20-2. Clock Generation Logic, Block Diagram
UBRRn
U2Xn
foscn
Prescaling
Down-Counter
UBRRn+1
/2
/4
/2
0
1
0
OSC
DDR_XCKn
xcki
XCKn
Pin
Sync
Register
Edge
Detector
UCPOLn
txclk
UMSELn
xcko
DDR_XCKn
1
0
rxclk
Signal description:
20.3.1
txclk
rxclk
xcki
Input from XCK pin (internal Signal). Used for synchronous slave operation.
xcko
Clock output to XCK pin (Internal Signal). Used for synchronous master
operation.
fosc
180
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 20-1 contains equations for calculating the baud rate (in bits per second) and for calculating the UBRRn value for each mode of operation using an internally generated clock source.
Table 20-1.
f OSC
BAUD = ----------------------------------------16 ( UBRRn + 1 )
f OSC
-1
UBRRn = ----------------------16BAUD
f OSC
BAUD = -------------------------------------8 ( UBRRn + 1 )
f OSC
-1
UBRRn = ------------------8BAUD
f OSC
BAUD = -------------------------------------2 ( UBRRn + 1 )
f OSC
UBRRn = -------------------1
2BAUD
Operating Mode
Note:
1. The baud rate is defined to be the transfer rate in bit per second (bps)
BAUD
fOSC
UBRRn
Some examples of UBRRn values for some system clock frequencies are found in Table (see
page 197).
20.3.2
181
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
20.3.3
External Clock
External clocking is used by the synchronous slave modes of operation. The description in this
section refers to Figure 20-2 for details.
External clock input from the XCKn pin is sampled by a synchronization register to minimize the
chance of meta-stability. The output from the synchronization register must then pass through
an edge detector before it can be used by the Transmitter and Receiver. This process introduces a two CPU clock period delay and therefore the maximum external XCKn clock frequency
is limited by the following equation:
f OSC
f XCK < ----------4
Note that fosc depends on the stability of the system clock source. It is therefore recommended to
add some margin to avoid possible loss of data due to frequency variations.
20.3.4
XCK
RxD / TxD
Sample
UCPOL = 0
XCK
RxD / TxD
Sample
The UCPOLn bit UCRSC selects which XCKn clock edge is used for data sampling and which is
used for data change. As Figure 20-3 shows, when UCPOLn is zero the data will be changed at
rising XCKn edge and sampled at falling XCKn edge. If UCPOLn is set, the data will be changed
at falling XCKn edge and sampled at rising XCKn edge.
20.4
Frame Formats
A serial frame is defined to be one character of data bits with synchronization bits (start and stop
bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of
the following as valid frame formats:
1 start bit
5, 6, 7, 8, or 9 data bits
no, even or odd parity bit
1 or 2 stop bits
182
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
A frame starts with the start bit followed by the least significant data bit. Then the next data bits,
up to a total of nine, are succeeding, ending with the most significant bit. If enabled, the parity bit
is inserted after the data bits, before the stop bits. When a complete frame is transmitted, it can
be directly followed by a new frame, or the communication line can be set to an idle (high) state.
Figure 20-4 illustrates the possible combinations of the frame formats. Bits inside brackets are
optional.
Figure 20-4. Frame Formats
FRAME
(IDLE)
St
[5]
[6]
[7]
[8]
[P]
Sp1 [Sp2]
(St / IDLE)
St
(n)
Sp
IDLE
The frame format used by the USART is set by the UCSZn2:0, UPMn1:0 and USBSn bits in
UCSRnB and UCSRnC. The Receiver and Transmitter use the same setting. Note that changing
the setting of any of these bits will corrupt all ongoing communication for both the Receiver and
Transmitter.
The USART Character SiZe (UCSZn2:0) bits select the number of data bits in the frame. The
USART Parity mode (UPMn1:0) bits enable and set the type of parity bit. The selection between
one or two stop bits is done by the USART Stop Bit Select (USBSn) bit. The Receiver ignores
the second stop bit. An FE (Frame Error) will therefore only be detected in the cases where the
first stop bit is zero.
20.4.1
Podd
dn
If used, the parity bit is located between the last data bit and first stop bit of a serial frame.
183
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
20.5
USART Initialization
The USART has to be initialized before any communication can take place. The initialization process normally consists of setting the baud rate, setting frame format and enabling the
Transmitter or the Receiver depending on the usage. For interrupt driven USART operation, the
Global Interrupt Flag should be cleared (and interrupts globally disabled) when doing the
initialization.
Before doing a re-initialization with changed baud rate or frame format, be sure that there are no
ongoing transmissions during the period the registers are changed. The TXCn Flag can be used
to check that the Transmitter has completed all transfers, and the RXC Flag can be used to
check that there are no unread data in the receive buffer. Note that the TXCn Flag must be
cleared before each transmission (before UDRn is written) if it is used for this purpose.
The following simple USART initialization code examples show one assembly and one C function that are equal in functionality. The examples assume asynchronous operation using polling
(no interrupts enabled) and a fixed frame format. The baud rate is given as a function parameter.
For the assembly code, the baud rate parameter is assumed to be stored in the r17:r16
Registers.
184
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
USART_Init:
; Set baud rate
out
UBRRnH, r17
out
UBRRnL, r16
r16, (1<<RXENn)|(1<<TXENn)
out
UCSRnB,r16
r16, (1<<USBSn)|(3<<UCSZn0)
out
UCSRnC,r16
ret
C Code Example(1)
#define FOSC 1843200 // Clock Speed
#define BAUD 9600
#define MYUBRR FOSC/16/BAUD-1
void main( void )
{
...
USART_Init(MYUBRR)
...
}
void USART_Init( unsigned int ubrr)
{
/*Set baud rate */
UBRR0H = (unsigned char)(ubrr>>8);
UBRR0L = (unsigned char)ubrr;
Enable receiver and transmitter */
UCSR0B = (1<<RXEN0)|(1<<TXEN0);
/* Set frame format: 8data, 2stop bit */
UCSR0C = (1<<USBS0)|(3<<UCSZ00);
}
Note:
More advanced initialization routines can be made that include frame format as parameters, disable interrupts and so on. However, many applications use a fixed setting of the baud and
control registers, and for these types of applications the initialization code can be placed directly
in the main routine, or be combined with initialization code for other I/O modules.
20.6
185
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
chronous operation is used, the clock on the XCKn pin will be overridden and used as
transmission clock.
20.6.1
UDRn,r16
ret
C Code Example(1)
void USART_Transmit( unsigned char data )
{
/* Wait for empty transmit buffer */
while ( !( UCSRnA & (1<<UDREn)) )
;
/* Put data into buffer, sends the data */
UDRn = data;
}
Note:
The function simply waits for the transmit buffer to be empty by checking the UDREn Flag,
before loading it with new data to be transmitted. If the Data Register Empty interrupt is utilized,
the interrupt routine writes the data into the buffer.
20.6.2
186
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)(2)
USART_Transmit:
; Wait for empty transmit buffer
in r16, UCSRnA
sbrs r16, UDREn
rjmp USART_Transmit
; Copy 9th bit from r17 to TXB8
cbi
UCSRnB,TXB8
sbrc r17,0
sbi
UCSRnB,TXB8
UDRn,r16
ret
C Code Example(1)(2)
void USART_Transmit( unsigned int data )
{
/* Wait for empty transmit buffer */
while ( !( UCSRnA & (1<<UDREn))) )
;
/* Copy 9th bit to TXB8 */
UCSRnB &= ~(1<<TXB8);
if ( data & 0x0100 )
UCSRnB |= (1<<TXB8);
/* Put data into buffer, sends the data */
UDRn = data;
}
Notes:
1. These transmit functions are written to be general functions. They can be optimized if the contents of the UCSRnB is static. For example, only the TXB8 bit of the UCSRnB Register is used
after initialization.
2. See About Code Examples on page 8.
The ninth bit can be used for indicating an address frame when using multi processor communication mode or for other protocol handling as for example synchronization.
20.6.3
187
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
UDRn in order to clear UDREn or disable the Data Register Empty interrupt, otherwise a new
interrupt will occur once the interrupt routine terminates.
The Transmit Complete (TXCn) Flag bit is set one when the entire frame in the Transmit Shift
Register has been shifted out and there are no new data currently present in the transmit buffer.
The TXCn Flag bit is automatically cleared when a transmit complete interrupt is executed, or it
can be cleared by writing a one to its bit location. The TXCn Flag is useful in half-duplex communication interfaces (like the RS-485 standard), where a transmitting application must enter
receive mode and free the communication bus immediately after completing the transmission.
When the Transmit Compete Interrupt Enable (TXCIEn) bit in UCSRnB is set, the USART
Transmit Complete Interrupt will be executed when the TXCn Flag becomes set (provided that
global interrupts are enabled). When the transmit complete interrupt is used, the interrupt handling routine does not have to clear the TXCn Flag, this is done automatically when the interrupt
is executed.
20.6.4
Parity Generator
The Parity Generator calculates the parity bit for the serial frame data. When parity bit is enabled
(UPMn1 = 1), the transmitter control logic inserts the parity bit between the last data bit and the
first stop bit of the frame that is sent.
20.6.5
20.7
20.7.1
188
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
USART_Receive:
; Wait for data to be received
in r16, UCSRnA
sbrs r16, UDREn
rjmp USART_Receive
; Get and return received data from buffer
in
r16, UDRn
ret
C Code Example(1)
unsigned char USART_Receive( void )
{
/* Wait for data to be received */
while ( !(UCSRnA & (1<<RXCn)) )
;
/* Get and return received data from buffer */
return UDRn;
}
Note:
The function simply waits for data to be present in the receive buffer by checking the RXCn Flag,
before reading the buffer and returning the value.
20.7.2
189
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
USART_Receive:
; Wait for data to be received
in r16, UCSRnA
sbrs r16, RXCn
rjmp USART_Receive
; Get status and 9th bit, then data from buffer
in
r18, UCSRnA
in
r17, UCSRnB
in
r16, UDRn
; If error, return -1
andi r18,(1<<FEn)|(1<<DORn)|(1<<UPEn)
breq USART_ReceiveNoError
ldi
r17, HIGH(-1)
ldi
r16, LOW(-1)
USART_ReceiveNoError:
; Filter the 9th bit, then return
lsr
r17
C Code Example(1)
unsigned int USART_Receive( void )
{
unsigned char status, resh, resl;
/* Wait for data to be received */
while ( !(UCSRnA & (1<<RXCn)) )
;
/* Get status and 9th bit, then data */
/* from buffer */
status = UCSRnA;
resh = UCSRnB;
resl = UDRn;
/* If error, return -1 */
if ( status & (1<<FEn)|(1<<DORn)|(1<<UPEn) )
return -1;
/* Filter the 9th bit, then return */
resh = (resh >> 1) & 0x01;
return ((resh << 8) | resl);
}
Note:
190
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
The receive function example reads all the I/O Registers into the Register File before any computation is done. This gives an optimal receive buffer utilization since the buffer location read will
be free to accept new data as early as possible.
20.7.3
20.7.4
20.7.5
Parity Checker
The Parity Checker is active when the high USART Parity mode (UPMn1) bit is set. Type of Parity Check to be performed (odd or even) is selected by the UPMn0 bit. When enabled, the Parity
191
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Checker calculates the parity of the data bits in incoming frames and compares the result with
the parity bit from the serial frame. The result of the check is stored in the receive buffer together
with the received data and stop bits. The Parity Error (UPEn) Flag can then be read by software
to check if the frame had a Parity Error.
The UPEn bit is set if the next character that can be read from the receive buffer had a Parity
Error when received and the Parity Checking was enabled at that point (UPMn1 = 1). This bit is
valid until the receive buffer (UDRn) is read.
20.7.6
20.7.7
r16, UDRn
rjmp USART_Flush
C Code Example(1)
void USART_Flush( void )
{
unsigned char dummy;
while ( UCSRnA & (1<<RXCn) ) dummy = UDRn;
}
Note:
20.8
192
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
20.8.1
IDLE
START
BIT 0
Sample
(U2X = 0)
10
11
12
13
14
15
16
Sample
(U2X = 1)
When the clock recovery logic detects a high (idle) to low (start) transition on the RxDn line, the
start bit detection sequence is initiated. Let sample 1 denote the first zero-sample as shown in
the figure. The clock recovery logic then uses samples 8, 9, and 10 for Normal mode, and samples 4, 5, and 6 for Double Speed mode (indicated with sample numbers inside boxes on the
figure), to decide if a valid start bit is received. If two or more of these three samples have logical
high levels (the majority wins), the start bit is rejected as a noise spike and the Receiver starts
looking for the next high to low-transition. If however, a valid start bit is detected, the clock recovery logic is synchronized and the data recovery can begin. The synchronization process is
repeated for each start bit.
20.8.2
BIT n
Sample
(U2X = 0)
10
11
12
13
14
15
16
Sample
(U2X = 1)
The decision of the logic level of the received bit is taken by doing a majority voting of the logic
value to the three samples in the center of the received bit. The center samples are emphasized
on the figure by having the sample number inside boxes. The majority voting process is done as
follows: If two or all three samples have high levels, the received bit is registered to be a logic 1.
If two or all three samples have low levels, the received bit is registered to be a logic 0. This
majority voting process acts as a low pass filter for the incoming signal on the RxDn pin. The
193
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
recovery process is then repeated until a complete frame is received. Including the first stop bit.
Note that the Receiver only uses the first stop bit of a frame.
Figure 20-7 on page 194 shows the sampling of the stop bit and the earliest possible beginning
of the start bit of the next frame.
Figure 20-7. Stop Bit Sampling and Next Start Bit Sampling
RxD
STOP 1
(A)
(B)
(C)
Sample
(U2X = 0)
10
0/1
0/1
0/1
Sample
(U2X = 1)
0/1
The same majority voting is done to the stop bit as done for the other bits in the frame. If the stop
bit is registered to have a logic 0 value, the Frame Error (FEn) Flag will be set.
A new high to low transition indicating the start bit of a new frame can come right after the last of
the bits used for majority voting. For Normal Speed mode, the first low level sample can be at
point marked (A) in Figure 20-7. For Double Speed mode the first low level must be delayed to
(B). (C) marks a stop bit of full length. The early start bit detection influences the operational
range of the Receiver.
20.8.3
( D + 2 )S
R fast = ----------------------------------( D + 1 )S + S M
Samples per bit. S = 16 for Normal Speed mode and S = 8 for Double Speed
mode.
SF
First sample number used for majority voting. SF = 8 for normal speed and SF = 4
for Double Speed mode.
SM
Middle sample number used for majority voting. SM = 9 for normal speed and
SM = 5 for Double Speed mode.
Rslow
is the ratio of the slowest incoming data rate that can be accepted in relation to the
receiver baud rate. Rfast is the ratio of the fastest incoming data rate that can be
accepted in relation to the receiver baud rate.
194
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 20-2 on page 195 and Table 20-3 on page 195 list the maximum receiver baud rate error
that can be tolerated. Note that Normal Speed mode has higher toleration of baud rate
variations.
Table 20-2.
Recommended Maximum Receiver Baud Rate Error for Normal Speed Mode
(U2Xn = 0)
D
# (Data+Parity Bit)
Rslow (%)
Rfast (%)
Recommended Max
Receiver Error (%)
93.20
106.67
+6.67/-6.8
3.0
94.12
105.79
+5.79/-5.88
2.5
94.81
105.11
+5.11/-5.19
2.0
95.36
104.58
+4.58/-4.54
2.0
95.81
104.14
+4.14/-4.19
1.5
10
96.17
103.78
+3.78/-3.83
1.5
Table 20-3.
Recommended Maximum Receiver Baud Rate Error for Double Speed Mode
(U2Xn = 1)
D
# (Data+Parity Bit)
Rslow (%)
Rfast (%)
Recommended Max
Receiver Error (%)
94.12
105.66
+5.66/-5.88
2.5
94.92
104.92
+4.92/-5.08
2.0
95.52
104,35
+4.35/-4.48
1.5
96.00
103.90
+3.90/-4.00
1.5
96.39
103.53
+3.53/-3.61
1.5
10
96.70
103.23
+3.23/-3.30
1.0
The recommendations of the maximum receiver baud rate error was made under the assumption that the Receiver and Transmitter equally divides the maximum total error.
There are two possible sources for the receivers baud rate error. The Receivers system clock
(XTAL) will always have some minor instability over the supply voltage range and the temperature range. When using a crystal to generate the system clock, this is rarely a problem, but for a
resonator the system clock may differ more than 2% depending of the resonators tolerance. The
second source for the error is more controllable. The baud rate generator can not always do an
exact division of the system frequency to get the baud rate wanted. In this case an UBRRn value
that gives an acceptable low error can be used if possible.
20.9
195
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
setting, but has to be used differently when it is a part of a system utilizing the Multi-processor
Communication mode.
If the Receiver is set up to receive frames that contain 5 to 8 data bits, then the first stop bit indicates if the frame contains data or address information. If the Receiver is set up for frames with
nine data bits, then the ninth bit (RXB8n) is used for identifying address and data frames. When
the frame type bit (the first stop or the ninth bit) is one, the frame contains an address. When the
frame type bit is zero the frame is a data frame.
The Multi-processor Communication mode enables several slave MCUs to receive data from a
master MCU. This is done by first decoding an address frame to find out which MCU has been
addressed. If a particular slave MCU has been addressed, it will receive the following data
frames as normal, while the other slave MCUs will ignore the received frames until another
address frame is received.
20.9.1
Using MPCMn
For an MCU to act as a master MCU, it can use a 9-bit character frame format (UCSZn = 7). The
ninth bit (TXB8n) must be set when an address frame (TXB8n = 1) or cleared when a data frame
(TXB = 0) is being transmitted. The slave MCUs must in this case be set to use a 9-bit character
frame format.
The following procedure should be used to exchange data in Multi-processor Communication
mode:
1. All Slave MCUs are in Multi-processor Communication mode (MPCMn in
UCSRnA is set).
2. The Master MCU sends an address frame, and all slaves receive and read this frame. In
the Slave MCUs, the RXCn Flag in UCSRnA will be set as normal.
3. Each Slave MCU reads the UDRn Register and determines if it has been selected. If so,
it clears the MPCMn bit in UCSRnA, otherwise it waits for the next address byte and
keeps the MPCMn setting.
4. The addressed MCU will receive all data frames until a new address frame is received.
The other Slave MCUs, which still have the MPCMn bit set, will ignore the data frames.
5. When the last data frame is received by the addressed MCU, the addressed MCU sets
the MPCMn bit and waits for a new address frame from master. The process then
repeats from 2.
Using any of the 5- to 8-bit character frame formats is possible, but impractical since the
Receiver must change between using n and n+1 character frame formats. This makes fullduplex operation difficult since the Transmitter and Receiver uses the same character size setting. If 5- to 8-bit character frames are used, the Transmitter must be set to use two stop bit
(USBSn = 1) since the first stop bit is used for indicating the frame type.
Do not use Read-Modify-Write instructions (SBI and CBI) to set or clear the MPCMn bit. The
MPCMn bit shares the same I/O location as the TXCn Flag and this might accidentally be
cleared when using SBI or CBI instructions.
196
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
table. Higher error ratings are acceptable, but the Receiver will have less noise resistance when
the error ratings are high, especially for large serial frames (see Asynchronous Operational
Range on page 194). The error values are calculated using the following equation:
fosc = 1.8432MHz
Baud
Rate
(bps)
UBRRn
2400
25
0.2%
51
0.2%
47
4800
12
0.2%
25
0.2%
9600
-7.0%
12
14.4k
8.5%
19.2k
28.8k
U2Xn = 0
U2Xn = 1
UBRRn
Error
0.0%
95
0.0%
51
0.2%
103
0.2%
23
0.0%
47
0.0%
25
0.2%
51
0.2%
0.2%
11
0.0%
23
0.0%
12
0.2%
25
0.2%
-3.5%
0.0%
15
0.0%
-3.5%
16
2.1%
8.5%
-7.0%
0.0%
11
0.0%
-7.0%
12
0.2%
8.5%
8.5%
0.0%
0.0%
8.5%
-3.5%
38.4k
-18.6%
8.5%
0.0%
0.0%
8.5%
-7.0%
57.6k
8.5%
8.5%
0.0%
0.0%
8.5%
8.5%
76.8k
-18.6%
-25.0%
0.0%
-18.6%
8.5%
115.2k
8.5%
0.0%
0.0%
8.5%
8.5%
230.4k
0.0%
250k
0.0%
125kbps
UBRRn
Error
U2Xn = 1
UBRRn
62.5kbps
Error
U2Xn = 0
Error
Note:
UBRRn
U2Xn = 1
UBRRn
Max.(1)
Error
U2Xn = 0
fosc = 2.0000MHz
115.2kbps
230.4kbps
Error
125kbps
250kbps
197
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 20-4.
Baud
Rate
(bps)
fosc = 3.6864MHz
U2Xn = 0
fosc = 4.0000MHz
U2Xn = 1
U2Xn = 0
fosc = 7.3728MHz
U2Xn = 1
U2Xn = 0
U2Xn = 1
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
2400
95
0.0%
191
0.0%
103
0.2%
207
0.2%
191
0.0%
383
0.0%
4800
47
0.0%
95
0.0%
51
0.2%
103
0.2%
95
0.0%
191
0.0%
9600
23
0.0%
47
0.0%
25
0.2%
51
0.2%
47
0.0%
95
0.0%
14.4k
15
0.0%
31
0.0%
16
2.1%
34
-0.8%
31
0.0%
63
0.0%
19.2k
11
0.0%
23
0.0%
12
0.2%
25
0.2%
23
0.0%
47
0.0%
28.8k
0.0%
15
0.0%
-3.5%
16
2.1%
15
0.0%
31
0.0%
38.4k
0.0%
11
0.0%
-7.0%
12
0.2%
11
0.0%
23
0.0%
57.6k
0.0%
0.0%
8.5%
-3.5%
0.0%
15
0.0%
76.8k
0.0%
0.0%
8.5%
-7.0%
0.0%
11
0.0%
115.2k
0.0%
0.0%
8.5%
8.5%
0.0%
0.0%
230.4k
0.0%
0.0%
8.5%
8.5%
0.0%
0.0%
250k
-7.8%
-7.8%
0.0%
0.0%
-7.8%
-7.8%
0.5M
-7.8%
0.0%
-7.8%
-7.8%
-7.8%
1M
Max.
1.
(1)
230.4kbps
460.8kbps
250kbps
0.5Mbps
460.8kbps
921.6kbps
198
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 20-5.
fosc = 8.0000MHz
fosc = 14.7456MHz
Baud
Rate
(bps)
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
2400
207
0.2%
416
-0.1%
287
0.0%
575
0.0%
383
0.0%
767
0.0%
4800
103
0.2%
207
0.2%
143
0.0%
287
0.0%
191
0.0%
383
0.0%
9600
51
0.2%
103
0.2%
71
0.0%
143
0.0%
95
0.0%
191
0.0%
14.4k
34
-0.8%
68
0.6%
47
0.0%
95
0.0%
63
0.0%
127
0.0%
19.2k
25
0.2%
51
0.2%
35
0.0%
71
0.0%
47
0.0%
95
0.0%
28.8k
16
2.1%
34
-0.8%
23
0.0%
47
0.0%
31
0.0%
63
0.0%
38.4k
12
0.2%
25
0.2%
17
0.0%
35
0.0%
23
0.0%
47
0.0%
57.6k
-3.5%
16
2.1%
11
0.0%
23
0.0%
15
0.0%
31
0.0%
76.8k
-7.0%
12
0.2%
0.0%
17
0.0%
11
0.0%
23
0.0%
115.2k
8.5%
-3.5%
0.0%
11
0.0%
0.0%
15
0.0%
230.4k
8.5%
8.5%
0.0%
0.0%
0.0%
0.0%
250k
0.0%
0.0%
-7.8%
-7.8%
-7.8%
5.3%
0.5M
0.0%
0.0%
-7.8%
-7.8%
-7.8%
0.0%
-7.8%
-7.8%
U2Xn = 0
1M
Max.
1.
(1)
U2Xn = 1
0.5Mbps
1Mbps
U2Xn = 0
U2Xn = 1
691.2kbps
U2Xn = 0
1.3824Mbps
921.6kbps
U2Xn = 1
1.8432Mbps
199
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 20-6.
fosc = 18.4320MHz
fosc = 20.0000MHz
Baud
Rate
(bps)
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
UBRRn
Error
2400
416
-0.1%
832
0.0%
479
0.0%
959
0.0%
520
0.0%
1041
0.0%
4800
207
0.2%
416
-0.1%
239
0.0%
479
0.0%
259
0.2%
520
0.0%
9600
103
0.2%
207
0.2%
119
0.0%
239
0.0%
129
0.2%
259
0.2%
14.4k
68
0.6%
138
-0.1%
79
0.0%
159
0.0%
86
-0.2%
173
-0.2%
19.2k
51
0.2%
103
0.2%
59
0.0%
119
0.0%
64
0.2%
129
0.2%
28.8k
34
-0.8%
68
0.6%
39
0.0%
79
0.0%
42
0.9%
86
-0.2%
38.4k
25
0.2%
51
0.2%
29
0.0%
59
0.0%
32
-1.4%
64
0.2%
57.6k
16
2.1%
34
-0.8%
19
0.0%
39
0.0%
21
-1.4%
42
0.9%
76.8k
12
0.2%
25
0.2%
14
0.0%
29
0.0%
15
1.7%
32
-1.4%
115.2k
-3.5%
16
2.1%
0.0%
19
0.0%
10
-1.4%
21
-1.4%
230.4k
8.5%
-3.5%
0.0%
0.0%
8.5%
10
-1.4%
250k
0.0%
0.0%
-7.8%
2.4%
0.0%
0.0%
0.5M
0.0%
0.0%
-7.8%
0.0%
0.0%
0.0%
U2Xn = 0
1M
Max.
1.
(1)
U2Xn = 1
1Mbps
2Mbps
U2Xn = 0
U2Xn = 1
1.152Mbps
U2Xn = 0
2.304Mbps
U2Xn = 1
1.25Mbps
2.5Mbps
200
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
20.11 Register Description
20.11.1
RXB[7:0]
UDRn (Read)
TXB[7:0]
UDRn (Write)
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The USART Transmit Data Buffer Register and USART Receive Data Buffer Registers share the
same I/O address referred to as USART Data Register or UDRn. The Transmit Data Buffer Register (TXB) will be the destination for data written to the UDRn Register location. Reading the
UDRn Register location will return the contents of the Receive Data Buffer Register (RXB).
For 5-, 6-, or 7-bit characters the upper unused bits will be ignored by the Transmitter and set to
zero by the Receiver.
The transmit buffer can only be written when the UDREn Flag in the UCSRnA Register is set.
Data written to UDRn when the UDREn Flag is not set, will be ignored by the USART Transmitter. When data is written to the transmit buffer, and the Transmitter is enabled, the Transmitter
will load the data into the Transmit Shift Register when the Shift Register is empty. Then the
data will be serially transmitted on the TxDn pin.
The receive buffer consists of a two level FIFO. The FIFO will change its state whenever the
receive buffer is accessed. Due to this behavior of the receive buffer, do not use Read-ModifyWrite instructions (SBI and CBI) on this location. Be careful when using bit test instructions
(SBIC and SBIS), since these also will change the state of the FIFO.
20.11.2
RXCn
TXCn
UDREn
FEn
DORn
UPEn
U2Xn
MPCMn
Read/Write
R/W
R/W
R/W
Initial Value
UCSRnA
201
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Data Register Empty interrupt (see description of the UDRIEn bit). UDREn is set after a reset to
indicate that the Transmitter is ready.
Bit 4 FEn: Frame Error
This bit is set if the next character in the receive buffer had a Frame Error when received. I.e.,
when the first stop bit of the next character in the receive buffer is zero. This bit is valid until the
receive buffer (UDRn) is read. The FEn bit is zero when the stop bit of received data is one.
Always set this bit to zero when writing to UCSRnA.
Bit 3 DORn: Data OverRun
This bit is set if a Data OverRun condition is detected. A Data OverRun occurs when the receive
buffer is full (two characters), it is a new character waiting in the Receive Shift Register, and a
new start bit is detected. This bit is valid until the receive buffer (UDRn) is read. Always set this
bit to zero when writing to UCSRnA.
Bit 2 UPEn: USART Parity Error
This bit is set if the next character in the receive buffer had a Parity Error when received and the
Parity Checking was enabled at that point (UPMn1 = 1). This bit is valid until the receive buffer
(UDRn) is read. Always set this bit to zero when writing to UCSRnA.
Bit 1 U2Xn: Double the USART Transmission Speed
This bit only has effect for the asynchronous operation. Write this bit to zero when using synchronous operation.
Writing this bit to one will reduce the divisor of the baud rate divider from 16 to 8 effectively doubling the transfer rate for asynchronous communication.
Bit 0 MPCMn: Multi-processor Communication Mode
This bit enables the Multi-processor Communication mode. When the MPCMn bit is written to
one, all the incoming frames received by the USART Receiver that do not contain address information will be ignored. The Transmitter is unaffected by the MPCMn setting. For more detailed
information see Multi-processor Communication Mode on page 195.
20.11.3
RXCIEn
TXCIEn
UDRIEn
RXENn
TXENn
UCSZn2
RXB8n
TXB8n
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
UCSRnB
202
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 5 UDRIEn: USART Data Register Empty Interrupt Enable n
Writing this bit to one enables interrupt on the UDREn Flag. A Data Register Empty interrupt will
be generated only if the UDRIEn bit is written to one, the Global Interrupt Flag in SREG is written
to one and the UDREn bit in UCSRnA is set.
Bit 4 RXENn: Receiver Enable n
Writing this bit to one enables the USART Receiver. The Receiver will override normal port operation for the RxDn pin when enabled. Disabling the Receiver will flush the receive buffer
invalidating the FEn, DORn, and UPEn Flags.
Bit 3 TXENn: Transmitter Enable n
Writing this bit to one enables the USART Transmitter. The Transmitter will override normal port
operation for the TxDn pin when enabled. The disabling of the Transmitter (writing TXENn to
zero) will not become effective until ongoing and pending transmissions are completed, i.e.,
when the Transmit Shift Register and Transmit Buffer Register do not contain data to be transmitted. When disabled, the Transmitter will no longer override the TxDn port.
Bit 2 UCSZn2: Character Size n
The UCSZn2 bits combined with the UCSZn1:0 bit in UCSRnC sets the number of data bits
(Character SiZe) in a frame the Receiver and Transmitter use.
Bit 1 RXB8n: Receive Data Bit 8 n
RXB8n is the ninth data bit of the received character when operating with serial frames with nine
data bits. Must be read before reading the low bits from UDRn.
Bit 0 TXB8n: Transmit Data Bit 8 n
TXB8n is the ninth data bit in the character to be transmitted when operating with serial frames
with nine data bits. Must be written before writing the low bits to UDRn.
20.11.4
UMSELn1
UMSELn0
UPMn1
UPMn0
USBSn
UCSZn1
UCSZn0
UCPOLn
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
UCSRnC
Note:
UMSELn1
UMSELn0
Mode
Asynchronous USART
Synchronous USART
(Reserved)
1. See USART in SPI Mode on page 206 for full description of the Master SPI Mode (MSPIM)
operation
203
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bits 5:4 UPMn1:0: Parity Mode
These bits enable and set type of parity generation and check. If enabled, the Transmitter will
automatically generate and send the parity of the transmitted data bits within each frame. The
Receiver will generate a parity value for the incoming data and compare it to the UPMn setting.
If a mismatch is detected, the UPEn Flag in UCSRnA will be set.
Table 20-8.
UPMn1
UPMn0
Parity Mode
Disabled
Reserved
Stop Bit(s)
1-bit
2-bit
UCSZn1
UCSZn0
Character Size
5-bit
6-bit
7-bit
8-bit
Reserved
Reserved
Reserved
9-bit
204
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
UCPOLn
20.11.5
15
14
13
12
11
10
UBRRn[11:8]
UBRRnH
UBRRn[7:0]
7
Read/Write
Initial Value
UBRRnL
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
205
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
21. USART in SPI Mode
21.1
21.2
Features
Overview
The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) can be
set to a master SPI compliant mode of operation.
Setting both UMSELn1:0 bits to one enables the USART in MSPIM logic. In this mode of operation the SPI master control logic takes direct control over the USART resources. These
resources include the transmitter and receiver shift register and buffers, and the baud rate generator. The parity generator and checker, the data and clock recovery logic, and the RX and TX
control logic is disabled. The USART RX and TX control logic is replaced by a common SPI
transfer control logic. However, the pin control logic and interrupt generation logic is identical in
both modes of operation.
The I/O register locations are the same in both modes. However, some of the functionality of the
control registers changes when using MSPIM.
21.3
Clock Generation
The Clock Generation logic generates the base clock for the Transmitter and Receiver. For
USART MSPIM mode of operation only internal clock generation (i.e. master operation) is supported. The Data Direction Register for the XCKn pin (DDR_XCKn) must therefore be set to one
(i.e. as output) for the USART in MSPIM to operate correctly. Preferably the DDR_XCKn should
be set up before the USART in MSPIM is enabled (i.e. TXENn and RXENn bit set to one).
The internal clock generation used in MSPIM mode is identical to the USART synchronous master mode. The baud rate or UBRRn setting can therefore be calculated using the same
equations, see Table 21-1:
206
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 21-1.
Operating Mode
f OSC
BAUD = -------------------------------------2 ( UBRRn + 1 )
f OSC
UBRRn = -------------------1
2BAUD
Synchronous Master
mode
Note:
21.4
1. The baud rate is defined to be the transfer rate in bit per second (bps)
BAUD
fOSC
UBRRn
UCPOLn
UCPHAn
SPI Mode
Leading Edge
Trailing Edge
Sample (Rising)
Setup (Falling)
Setup (Rising)
Sample (Falling)
Sample (Falling)
Setup (Rising)
Setup (Falling)
Sample (Rising)
207
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 21-1. UCPHAn and UCPOLn data transfer timing diagrams.
UCPHA=0
UCPHA=1
UCPOL=0
21.5
UCPOL=1
XCK
XCK
XCK
XCK
Frame Formats
A serial frame for the MSPIM is defined to be one character of 8 data bits. The USART in MSPIM
mode has two valid frame formats:
8-bit data with MSB first
8-bit data with LSB first
A frame starts with the least or most significant data bit. Then the next data bits, up to a total of
eight, are succeeding, ending with the most or least significant bit accordingly. When a complete
frame is transmitted, a new frame can directly follow it, or the communication line can be set to
an idle (high) state.
The UDORDn bit in UCSRnC sets the frame format used by the USART in MSPIM mode. The
Receiver and Transmitter use the same setting. Note that changing the setting of any of these
bits will corrupt all ongoing communication for both the Receiver and Transmitter.
16-bit data transfer can be achieved by writing two data bytes to UDRn. A UART transmit complete interrupt will then signal that the 16-bit value has been shifted out.
21.5.1
Note:
To ensure immediate initialization of the XCKn output the baud-rate register (UBRRn) must be
zero at the time the transmitter is enabled. Contrary to the normal mode USART operation the
UBRRn must then be written to the desired value after the transmitter is enabled, but before the
first transmission is started. Setting UBRRn to zero before enabling the transmitter is not necessary if the initialization is done immediately after a reset since UBRRn is reset to zero.
Before doing a re-initialization with changed baud rate, data mode, or frame format, be sure that
there is no ongoing transmissions during the period the registers are changed. The TXCn Flag
can be used to check that the Transmitter has completed all transfers, and the RXCn Flag can
208
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
be used to check that there are no unread data in the receive buffer. Note that the TXCn Flag
must be cleared before each transmission (before UDRn is written) if it is used for this purpose.
The following simple USART initialization code examples show one assembly and one C function that are equal in functionality. The examples assume polling (no interrupts enabled). The
baud rate is given as a function parameter. For the assembly code, the baud rate parameter is
assumed to be stored in the r17:r16 registers.
Assembly Code Example(1)
USART_Init:
clr r18
out UBRRnH,r18
out UBRRnL,r18
; Setting the XCKn port pin as output, enables master mode.
sbi XCKn_DDR, XCKn
; Set MSPI mode of operation and SPI data mode 0.
ldi r18, (1<<UMSELn1)|(1<<UMSELn0)|(0<<UCPHAn)|(0<<UCPOLn)
out UCSRnC,r18
; Enable receiver and transmitter.
ldi r18, (1<<RXENn)|(1<<TXENn)
out UCSRnB,r18
; Set baud rate.
; IMPORTANT: The Baud Rate must be set after the transmitter is enabled!
out UBRRnH, r17
out UBRRnL, r18
ret
C Code Example(1)
void USART_Init( unsigned int baud )
{
UBRRn = 0;
/* Setting the XCKn port pin as output, enables master mode. */
XCKn_DDR |= (1<<XCKn);
/* Set MSPI mode of operation and SPI data mode 0. */
UCSRnC = (1<<UMSELn1)|(1<<UMSELn0)|(0<<UCPHAn)|(0<<UCPOLn);
/* Enable receiver and transmitter. */
UCSRnB = (1<<RXENn)|(1<<TXENn);
/* Set baud rate. */
/* IMPORTANT: The Baud Rate must be set after the transmitter is enabled
*/
UBRRn = baud;
}
Note:
209
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
21.6
Data Transfer
Using the USART in MSPI mode requires the Transmitter to be enabled, i.e. the TXENn bit in
the UCSRnB register is set to one. When the Transmitter is enabled, the normal port operation
of the TxDn pin is overridden and given the function as the Transmitter's serial output. Enabling
the receiver is optional and is done by setting the RXENn bit in the UCSRnB register to one.
When the receiver is enabled, the normal pin operation of the RxDn pin is overridden and given
the function as the Receiver's serial input. The XCKn will in both cases be used as the transfer
clock.
After initialization the USART is ready for doing data transfers. A data transfer is initiated by writing to the UDRn I/O location. This is the case for both sending and receiving data since the
transmitter controls the transfer clock. The data written to UDRn is moved from the transmit buffer to the shift register when the shift register is ready to send a new frame.
Note:
To keep the input buffer in sync with the number of data bytes transmitted, the UDRn register must
be read once for each byte transmitted. The input buffer operation is identical to normal USART
mode, i.e. if an overflow occurs the character last received will be lost, not the first data in the buffer. This means that if four bytes are transferred, byte 1 first, then byte 2, 3, and 4, and the UDRn
is not read before all transfers are completed, then byte 3 to be received will be lost, and not byte
1.
The following code examples show a simple USART in MSPIM mode transfer function based on
polling of the Data Register Empty (UDREn) Flag and the Receive Complete (RXCn) Flag. The
USART has to be initialized before the function can be used. For the assembly code, the data to
be sent is assumed to be stored in Register R16 and the data received will be available in the
same register (R16) after the function returns.
The function simply waits for the transmit buffer to be empty by checking the UDREn Flag,
before loading it with new data to be transmitted. The function then waits for data to be present
in the receive buffer by checking the RXCn Flag, before reading the buffer and returning the
value.
210
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Assembly Code Example(1)
USART_MSPIM_Transfer:
; Wait for empty transmit buffer
in r16, UCSRnA
sbrs r16, UDREn
rjmp USART_MSPIM_Transfer
; Put data (r16) into buffer, sends the data
out UDRn,r16
; Wait for data to be received
USART_MSPIM_Wait_RXCn:
in r16, UCSRnA
sbrs r16, RXCn
rjmp USART_MSPIM_Wait_RXCn
; Get and return received data from buffer
in r16, UDRn
ret
C Code Example(1)
unsigned char USART_Receive( void )
{
/* Wait for empty transmit buffer */
while ( !( UCSRnA & (1<<UDREn)) );
/* Put data into buffer, sends the data */
UDRn = data;
/* Wait for data to be received */
while ( !(UCSRnA & (1<<RXCn)) );
/* Get and return received data from buffer */
return UDRn;
}
Note:
21.6.1
21.6.2
211
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
21.7
USART_MSPIM
SPI
Comment
TxDn
MOSI
RxDn
MISO
Master In only
XCKn
SCK
(Functionally identical)
(N/A)
SS
212
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
21.8
Register Description
The following section describes the registers used for SPI operation using the USART.
21.8.1
21.8.2
RXCn
TXCn
UDREn
Read/Write
R/W
Initial Value
UCSRnA
RXCIEn
TXCIEn
UDRIE
RXENn
TXENn
0
-
Read/Write
R/W
R/W
R/W
R/W
R/W
Initial Value
UCSRnB
213
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 6 TXCIEn: TX Complete Interrupt Enable
Writing this bit to one enables interrupt on the TXCn Flag. A USART Transmit Complete interrupt
will be generated only if the TXCIEn bit is written to one, the Global Interrupt Flag in SREG is
written to one and the TXCn bit in UCSRnA is set.
Bit 5 UDRIE: USART Data Register Empty Interrupt Enable
Writing this bit to one enables interrupt on the UDREn Flag. A Data Register Empty interrupt will
be generated only if the UDRIE bit is written to one, the Global Interrupt Flag in SREG is written
to one and the UDREn bit in UCSRnA is set.
Bit 4 RXENn: Receiver Enable
Writing this bit to one enables the USART Receiver in MSPIM mode. The Receiver will override
normal port operation for the RxDn pin when enabled. Disabling the Receiver will flush the
receive buffer. Only enabling the receiver in MSPI mode (i.e. setting RXENn=1 and TXENn=0)
has no meaning since it is the transmitter that controls the transfer clock and since only master
mode is supported.
Bit 3 TXENn: Transmitter Enable
Writing this bit to one enables the USART Transmitter. The Transmitter will override normal port
operation for the TxDn pin when enabled. The disabling of the Transmitter (writing TXENn to
zero) will not become effective until ongoing and pending transmissions are completed, i.e.,
when the Transmit Shift Register and Transmit Buffer Register do not contain data to be transmitted. When disabled, the Transmitter will no longer override the TxDn port.
Bit 2:0 Reserved Bits in MSPI mode
When in MSPI mode, these bits are reserved for future use. For compatibility with future devices,
these bits must be written to zero when UCSRnB is written.
21.8.4
UMSELn1
UMSELn0
UDORDn
UCPHAn
UCPOLn
Read/Write
R/W
R/W
R/W
R/W
R/W
Initial Value
UCSRnC
UMSELn1
UMSELn0
Mode
Asynchronous USART
Synchronous USART
Reserved
214
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 5:3 Reserved Bits in MSPI mode
When in MSPI mode, these bits are reserved for future use. For compatibility with future devices,
these bits must be written to zero when UCSRnC is written.
Bit 2 UDORDn: Data Order
When set to one the LSB of the data word is transmitted first. When set to zero the MSB of the
data word is transmitted first. Refer to the Frame Formats section page 4 for details.
Bit 1 UCPHAn: Clock Phase
The UCPHAn bit setting determine if data is sampled on the leasing edge (first) or tailing (last)
edge of XCKn. Refer to the SPI Data Modes and Timing section page 4 for details.
Bit 0 UCPOLn: Clock Polarity
The UCPOLn bit sets the polarity of the XCKn clock. The combination of the UCPOLn and
UCPHAn bit settings determine the timing of the data transfer. Refer to the SPI Data Modes and
Timing section page 4 for details.
21.8.5
215
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
22. 2-wire Serial Interface
22.1
22.2
Features
Simple Yet Powerful and Flexible Communication Interface, only two Bus Lines Needed
Both Master and Slave Operation Supported
Device can Operate as Transmitter or Receiver
7-bit Address Space Allows up to 128 Different Slave Addresses
Multi-master Arbitration Support
Up to 400kHz Data Transfer Speed
Slew-rate Limited Output Drivers
Noise Suppression Circuitry Rejects Spikes on Bus Lines
Fully Programmable Slave Address with General Call Support
Address Recognition Causes Wake-up When AVR is in Sleep Mode
Compatible with Philips I2C protocol
Device 1
Device 2
Device 3
........
Device n
R1
R2
SDA
SCL
216
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
22.2.1
TWI Terminology
The following definitions are frequently encountered in this section.
Table 22-1.
TWI Terminology
Term
Description
Master
The device that initiates and terminates a transmission. The Master also generates the
SCL clock.
Slave
Transmitter
Receiver
The PRTWI bit in Minimizing Power Consumption on page 43 must be written to zero to enable
the 2-wire Serial Interface.
22.2.2
Electrical Interconnection
As depicted in Figure 22-1, both bus lines are connected to the positive supply voltage through
pull-up resistors. The bus drivers of all TWI-compliant devices are open-drain or open-collector.
This implements a wired-AND function which is essential to the operation of the interface. A low
level on a TWI bus line is generated when one or more TWI devices output a zero. A high level
is output when all TWI devices tri-state their outputs, allowing the pull-up resistors to pull the line
high. Note that all AVR devices connected to the TWI bus must be powered in order to allow any
bus operation.
The number of devices that can be connected to the bus is only limited by the bus capacitance
limit of 400 pF and the 7-bit slave address space. A detailed specification of the electrical characteristics of the TWI is given in Two-wire Serial Interface Characteristics on page 327. Two
different sets of specifications are presented there, one relevant for bus speeds below 100kHz,
and one valid for bus speeds up to 400kHz.
217
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
22.3
22.3.1
SDA
SCL
Data Stable
Data Stable
Data Change
22.3.2
SDA
SCL
START
STOP
START
REPEATED START
STOP
218
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
22.3.3
Addr LSB
R/W
ACK
SDA
SCL
1
START
22.3.4
219
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-5. Data Packet Format
Data MSB
Data LSB
ACK
Aggregate
SDA
SDA from
Transmitter
SDA from
Receiver
SCL from
Master
1
SLA+R/W
22.3.5
STOP, REPEATED
START or Next
Data Byte
Data Byte
Addr MSB
Addr LSB
R/W
ACK
Data MSB
Data LSB
ACK
SDA
SCL
1
START
22.4
SLA+R/W
7
Data Byte
STOP
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
masters have started transmission at the same time should not be detectable to the slaves, i.e.
the data being transferred on the bus must not be corrupted.
Different masters may use different SCL frequencies. A scheme must be devised to
synchronize the serial clocks from all masters, in order to let the transmission proceed in a
lockstep fashion. This will facilitate the arbitration process.
The wired-ANDing of the bus lines is used to solve both these problems. The serial clocks from
all masters will be wired-ANDed, yielding a combined clock with a high period equal to the one
from the Master with the shortest high period. The low period of the combined clock is equal to
the low period of the Master with the longest low period. Note that all masters listen to the SCL
line, effectively starting to count their SCL high and low time-out periods when the combined
SCL line goes high or low, respectively.
Figure 22-7. SCL Synchronization Between Multiple Masters
TA low
TA high
SCL from
Master A
SCL from
Master B
SCL Bus
Line
TBlow
Masters Start
Counting Low Period
TBhigh
Masters Start
Counting High Period
Arbitration is carried out by all masters continuously monitoring the SDA line after outputting
data. If the value read from the SDA line does not match the value the Master had output, it has
lost the arbitration. Note that a Master can only lose arbitration when it outputs a high SDA value
while another Master outputs a low value. The losing Master should immediately go to Slave
mode, checking if it is being addressed by the winning Master. The SDA line should be left high,
but losing masters are allowed to generate a clock signal until the end of the current data or
address packet. Arbitration will continue until only one Master remains, and this may take many
bits. If several masters are trying to address the same Slave, arbitration will continue into the
data packet.
221
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-8. Arbitration Between Two Masters
START
SDA from
Master A
Master A Loses
Arbitration, SDAA SDA
SDA from
Master B
SDA Line
Synchronized
SCL Line
222
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
22.5
Slew-rate
Control
SDA
Spike
Filter
Slew-rate
Control
Spike
Filter
Spike Suppression
Arbitration detection
Address/Data Shift
Register (TWDR)
Address Comparator
Ack
Control Unit
Status Register
(TWSR)
Control Register
(TWCR)
TWI Unit
SCL
22.5.1
22.5.2
223
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
that slaves may prolong the SCL low period, thereby reducing the average TWI bus clock
period. The SCL frequency is generated according to the following equation:
CPU Clock frequency
SCL frequency = ----------------------------------------------------------------------------------------16 + 2(TWBR) ( PrescalerValue )
TWBR = Value of the TWI Bit Rate Register.
PrescalerValue = Value of the prescaler, see Table 22-7 on page 245.
Note:
22.5.3
Pull-up resistor values should be selected according to the SCL frequency and the capacitive bus
line load. See Table 29-15 on page 327 for value of pull-up resistor.
22.5.4
22.5.5
Control Unit
The Control unit monitors the TWI bus and generates responses corresponding to settings in the
TWI Control Register (TWCR). When an event requiring the attention of the application occurs
on the TWI bus, the TWI Interrupt Flag (TWINT) is asserted. In the next clock cycle, the TWI Status Register (TWSR) is updated with a status code identifying the event. The TWSR only
contains relevant status information when the TWI Interrupt Flag is asserted. At all other times,
the TWSR contains a special status code indicating that no relevant status information is available. As long as the TWINT Flag is set, the SCL line is held low. This allows the application
software to complete its tasks before allowing the TWI transmission to continue.
The TWINT Flag is set in the following situations:
After the TWI has transmitted a START/REPEATED START condition.
224
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
After the TWI has transmitted SLA+R/W.
After the TWI has transmitted an address byte.
After the TWI has lost arbitration.
After the TWI has been addressed by own slave address or general call.
After the TWI has received a data byte.
After a STOP or REPEATED START has been received while still addressed as a Slave.
When a bus error has occurred due to an illegal START or STOP condition.
22.6
Application
Action
TWI
Hardware
Action
TWI bus
START
SLA+W
2. TWINT set.
Status code indicates
START condition sent
4. TWINT set.
Status code indicates
SLA+W sent, ACK
received
Data
6. TWINT set.
Status code indicates
data sent, ACK received
STOP
Indicates
TWINT set
1. The first step in a TWI transmission is to transmit a START condition. This is done by
writing a specific value into TWCR, instructing the TWI hardware to transmit a START
condition. Which value to write is described later on. However, it is important that the
225
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
TWINT bit is set in the value written. Writing a one to TWINT clears the flag. The TWI will
not start any operation as long as the TWINT bit in TWCR is set. Immediately after the
application has cleared TWINT, the TWI will initiate transmission of the START condition.
2. When the START condition has been transmitted, the TWINT Flag in TWCR is set, and
TWSR is updated with a status code indicating that the START condition has successfully been sent.
3. The application software should now examine the value of TWSR, to make sure that the
START condition was successfully transmitted. If TWSR indicates otherwise, the application software might take some special action, like calling an error routine. Assuming that
the status code is as expected, the application must load SLA+W into TWDR. Remember
that TWDR is used both for address and data. After TWDR has been loaded with the
desired SLA+W, a specific value must be written to TWCR, instructing the TWI hardware
to transmit the SLA+W present in TWDR. Which value to write is described later on.
However, it is important that the TWINT bit is set in the value written. Writing a one to
TWINT clears the flag. The TWI will not start any operation as long as the TWINT bit in
TWCR is set. Immediately after the application has cleared TWINT, the TWI will initiate
transmission of the address packet.
4. When the address packet has been transmitted, the TWINT Flag in TWCR is set, and
TWSR is updated with a status code indicating that the address packet has successfully
been sent. The status code will also reflect whether a Slave acknowledged the packet or
not.
5. The application software should now examine the value of TWSR, to make sure that the
address packet was successfully transmitted, and that the value of the ACK bit was as
expected. If TWSR indicates otherwise, the application software might take some special
action, like calling an error routine. Assuming that the status code is as expected, the
application must load a data packet into TWDR. Subsequently, a specific value must be
written to TWCR, instructing the TWI hardware to transmit the data packet present in
TWDR. Which value to write is described later on. However, it is important that the
TWINT bit is set in the value written. Writing a one to TWINT clears the flag. The TWI will
not start any operation as long as the TWINT bit in TWCR is set. Immediately after the
application has cleared TWINT, the TWI will initiate transmission of the data packet.
6. When the data packet has been transmitted, the TWINT Flag in TWCR is set, and TWSR
is updated with a status code indicating that the data packet has successfully been sent.
The status code will also reflect whether a Slave acknowledged the packet or not.
7. The application software should now examine the value of TWSR, to make sure that the
data packet was successfully transmitted, and that the value of the ACK bit was as
expected. If TWSR indicates otherwise, the application software might take some special
action, like calling an error routine. Assuming that the status code is as expected, the
application must write a specific value to TWCR, instructing the TWI hardware to transmit
a STOP condition. Which value to write is described later on. However, it is important that
the TWINT bit is set in the value written. Writing a one to TWINT clears the flag. The TWI
will not start any operation as long as the TWINT bit in TWCR is set. Immediately after
the application has cleared TWINT, the TWI will initiate transmission of the STOP condition. Note that TWINT is NOT set after a STOP condition has been sent.
Even though this example is simple, it shows the principles involved in all TWI transmissions.
These can be summarized as follows:
When the TWI has finished an operation and expects application response, the TWINT Flag is
set. The SCL line is pulled low until TWINT is cleared.
226
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
When the TWINT Flag is set, the user must update all TWI Registers with the value relevant for
the next TWI bus cycle. As an example, TWDR must be loaded with the value to be transmitted
in the next bus cycle.
After all TWI Register updates and other pending application software tasks have been
completed, TWCR is written. When writing TWCR, the TWINT bit should be set. Writing a one
to TWINT clears the flag. The TWI will then commence executing whatever operation was
specified by the TWCR setting.
In the following an assembly and C implementation of the example is given. Note that the code
below assumes that several definitions have been made, for example by using include-files.
227
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 2.
Assembly Code Example
ldi r16,
(1<<TWINT)|(1<<TWSTA)|
in
r16,TWCR
TWDR, r16
r16,TWCR
r16, MT_SLA_ACK
brne ERROR
ldi r16, DATA
out
TWDR, r16
in
r16,TWCR
TWDR = SLA_W;
TWCR = (1<<TWINT) |
(1<<TWEN);
r16, MT_DATA_ACK
brne ERROR
ldi r16,
(1<<TWINT)|(1<<TWEN)|
(1<<TWSTO)
out
TWDR = DATA;
TWCR = (1<<TWINT) |
(1<<TWEN);
sbrs r16,TWINT
rjmp wait3
in
r16,TWSR
sbrs r16,TWINT
rjmp wait2
in
r16,TWSR
r16, START
brne ERROR
ldi r16, SLA_W
out
(1<<TWEN)
sbrs r16,TWINT
rjmp wait1
in
r16,TWSR
Comments
TWCR = (1<<TWINT)|(1<<TWSTA)|
(1<<TWEN)
out TWCR, r16
wait1:
C Example
TWCR = (1<<TWINT)|(1<<TWEN)|
(1<<TWSTO);
TWCR, r16
228
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
22.7
Transmission Modes
The TWI can operate in one of four major modes. These are named Master Transmitter (MT),
Master Receiver (MR), Slave Transmitter (ST) and Slave Receiver (SR). Several of these
modes can be used in the same application. As an example, the TWI can use MT mode to write
data into a TWI EEPROM, MR mode to read the data back from the EEPROM. If other masters
are present in the system, some of these might transmit data to the TWI, and then SR mode
would be used. It is the application software that decides which modes are legal.
The following sections describe each of these modes. Possible status codes are described
along with figures detailing data transmission in each of the modes. These figures contain the
following abbreviations:
S: START condition
Rs: REPEATED START condition
R: Read bit (high level at SDA)
W: Write bit (low level at SDA)
A: Acknowledge bit (low level at SDA)
A: Not acknowledge bit (high level at SDA)
Data: 8-bit data byte
P: STOP condition
SLA: Slave Address
In Figure 22-12 to Figure 22-18, circles are used to indicate that the TWINT Flag is set. The
numbers in the circles show the status code held in TWSR, with the prescaler bits masked to
zero. At these points, actions must be taken by the application to continue or complete the TWI
transfer. The TWI transfer is suspended until the TWINT Flag is cleared by software.
When the TWINT Flag is set, the status code in TWSR is used to determine the appropriate software action. For each status code, the required software action and details of the following serial
transfer are given in Table 22-2 to Table 22-5. Note that the prescaler bits are masked to zero in
these tables.
22.7.1
229
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-11. Data Transfer in Master Transmitter Mode
VCC
Device 1
MASTER
TRANSMITTER
Device 2
SLAVE
RECEIVER
Device 3
........
Device n
R1
R2
SDA
SCL
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
TWEN must be set to enable the 2-wire Serial Interface, TWSTA must be written to one to transmit a START condition and TWINT must be written to one to clear the TWINT Flag. The TWI will
then test the 2-wire Serial Bus and generate a START condition as soon as the bus becomes
free. After a START condition has been transmitted, the TWINT Flag is set by hardware, and the
status code in TWSR will be 0x08 (see Table 22-2). In order to enter MT mode, SLA+W must be
transmitted. This is done by writing SLA+W to TWDR. Thereafter the TWINT bit should be
cleared (by writing it to one) to continue the transfer. This is accomplished by writing the following value to TWCR:
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
When SLA+W have been transmitted and an acknowledgement bit has been received, TWINT is
set again and a number of status codes in TWSR are possible. Possible status codes in Master
mode are 0x18, 0x20, or 0x38. The appropriate action to be taken for each of these status codes
is detailed in Table 22-2.
When SLA+W has been successfully transmitted, a data packet should be transmitted. This is
done by writing the data byte to TWDR. TWDR must only be written when TWINT is high. If not,
the access will be discarded, and the Write Collision bit (TWWC) will be set in the TWCR Register. After updating TWDR, the TWINT bit should be cleared (by writing it to one) to continue the
transfer. This is accomplished by writing the following value to TWCR:
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
This scheme is repeated until the last byte has been sent and the transfer is ended by generating a STOP condition or a repeated START condition. A STOP condition is generated by writing
the following value to TWCR:
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
230
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
After a repeated START condition (state 0x10) the 2-wire Serial Interface can access the same
Slave again, or a new Slave without transmitting a STOP condition. Repeated START enables
the Master to switch between Slaves, Master Transmitter mode and Master Receiver mode without losing control of the bus.
Table 22-2.
Status Code
(TWSR)
Prescaler Bits
are 0
To/from TWDR
0x08
0x10
0x18
0x20
0x28
0x30
0x38
To TWCR
STA
STO
TWIN
T
TWE
A
Load SLA+W
Load SLA+W or
Load SLA+R
No TWDR action or
No TWDR action or
1
0
0
1
1
1
X
X
No TWDR action
No TWDR action or
No TWDR action or
1
0
0
1
1
1
X
X
No TWDR action
No TWDR action or
No TWDR action or
1
0
0
1
1
1
X
X
No TWDR action
No TWDR action or
No TWDR action or
1
0
0
1
1
1
X
X
No TWDR action
No TWDR action or
No TWDR action
231
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-12. Formats and States in the Master Transmitter Mode
MT
Successfull
transmission
to a slave
receiver
SLA
$08
DATA
$18
$28
Next transfer
started with a
repeated start
condition
RS
SLA
$10
Not acknowledge
received after the
slave address
$20
MR
Not acknowledge
received after a data
byte
$30
Arbitration lost in slave
address or data byte
A or A
Other master
continues
$38
Arbitration lost and
addressed as slave
$68
22.7.2
A or A
Other master
continues
$38
Other master
continues
$78
DATA
To corresponding
states in slave mode
$B0
232
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-13. Data Transfer in Master Receiver Mode
VCC
Device 1
MASTER
RECEIVER
Device 2
SLAVE
TRANSMITTER
Device 3
........
Device n
R1
R2
SDA
SCL
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
TWEN must be written to one to enable the 2-wire Serial Interface, TWSTA must be written to
one to transmit a START condition and TWINT must be set to clear the TWINT Flag. The TWI
will then test the 2-wire Serial Bus and generate a START condition as soon as the bus
becomes free. After a START condition has been transmitted, the TWINT Flag is set by hardware, and the status code in TWSR will be 0x08 (See Table 22-2). In order to enter MR mode,
SLA+R must be transmitted. This is done by writing SLA+R to TWDR. Thereafter the TWINT bit
should be cleared (by writing it to one) to continue the transfer. This is accomplished by writing
the following value to TWCR:
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
When SLA+R have been transmitted and an acknowledgement bit has been received, TWINT is
set again and a number of status codes in TWSR are possible. Possible status codes in Master
mode are 0x38, 0x40, or 0x48. The appropriate action to be taken for each of these status codes
is detailed in Table 22-3. Received data can be read from the TWDR Register when the TWINT
Flag is set high by hardware. This scheme is repeated until the last byte has been received.
After the last byte has been received, the MR should inform the ST by sending a NACK after the
last received data byte. The transfer is ended by generating a STOP condition or a repeated
START condition. A STOP condition is generated by writing the following value to TWCR:
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
After a repeated START condition (state 0x10) the 2-wire Serial Interface can access the same
Slave again, or a new Slave without transmitting a STOP condition. Repeated START enables
233
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
the Master to switch between Slaves, Master Transmitter mode and Master Receiver mode without losing control over the bus.
Table 22-3.
Status Code
(TWSR)
Prescaler Bits
are 0
To TWCR
To/from TWDR
STA
STO
TWIN
T
TWE
A
0x08
Load SLA+R
0x10
Load SLA+R or
Load SLA+W
No TWDR action or
No TWDR action
No TWDR action or
No TWDR action
No TWDR action or
No TWDR action or
1
0
0
1
1
1
X
X
No TWDR action
0x38
0x40
0x48
0x50
0x58
1
0
0
1
1
1
X
X
234
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-14. Formats and States in the Master Receiver Mode
MR
Successfull
reception
from a slave
receiver
SLA
$08
DATA
$40
DATA
$50
$58
Next transfer
started with a
repeated start
condition
RS
SLA
$10
Not acknowledge
received after the
slave address
$48
Arbitration lost in slave
address or data byte
MT
A or A
Other master
continues
$38
Arbitration lost and
addressed as slave
$68
22.7.3
$38
Other master
continues
$78
DATA
Other master
continues
To corresponding
states in slave mode
$B0
Device 1
Device 2
SLAVE
RECEIVER
MASTER
TRANSMITTER
Device 3
........
Device n
R1
R2
SDA
SCL
235
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
To initiate the Slave Receiver mode, TWAR and TWCR must be initialized as follows:
TWAR
TWA6
TWA5
value
TWA4
TWA3
TWA2
TWA1
TWA0
TWGCE
The upper 7 bits are the address to which the 2-wire Serial Interface will respond when
addressed by a Master. If the LSB is set, the TWI will respond to the general call address (0x00),
otherwise it will ignore the general call address.
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable
the acknowledgement of the devices own slave address or the general call address. TWSTA
and TWSTO must be written to zero.
When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own
slave address (or the general call address if enabled) followed by the data direction bit. If the
direction bit is 0 (write), the TWI will operate in SR mode, otherwise ST mode is entered. After
its own slave address and the write bit have been received, the TWINT Flag is set and a valid
status code can be read from TWSR. The status code is used to determine the appropriate software action. The appropriate action to be taken for each status code is detailed in Table 22-4.
The Slave Receiver mode may also be entered if arbitration is lost while the TWI is in the Master
mode (see states 0x68 and 0x78).
If the TWEA bit is reset during a transfer, the TWI will return a Not Acknowledge (1) to SDA
after the next received data byte. This can be used to indicate that the Slave is not able to
receive any more bytes. While TWEA is zero, the TWI does not acknowledge its own slave
address. However, the 2-wire Serial Bus is still monitored and address recognition may resume
at any time by setting TWEA. This implies that the TWEA bit may be used to temporarily isolate
the TWI from the 2-wire Serial Bus.
In all sleep modes other than Idle mode, the clock system to the TWI is turned off. If the TWEA
bit is set, the interface can still acknowledge its own slave address or the general call address by
using the 2-wire Serial Bus clock as a clock source. The part will then wake up from sleep and
the TWI will hold the SCL clock low during the wake up and until the TWINT Flag is cleared (by
writing it to one). Further data reception will be carried out as normal, with the AVR clocks running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may be
held low for a long time, blocking other data transmissions.
Note that the 2-wire Serial Interface Data Register TWDR does not reflect the last byte present
on the bus when waking up from these Sleep modes.
236
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 22-4.
Status Code
(TWSR)
Prescaler Bits
are 0
To TWCR
To/from TWDR
STA
STO
TWIN
T
TWE
A
No TWDR action or
0x60
No TWDR action
0x68
No TWDR action or
No TWDR action
0x70
No TWDR action or
No TWDR action
0x78
No TWDR action or
No TWDR action
0x80
0x88
0x90
0x98
No action
0xA0
237
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-16. Formats and States in the Slave Receiver Mode
Reception of the own
slave address and one or
more data bytes. All are
acknowledged
SLA
DATA
$60
DATA
$80
P or S
$80
$A0
P or S
$88
Arbitration lost as master
and addressed as slave
$68
Reception of the general call
address and one or more data
bytes
General Call
DATA
$70
DATA
$90
P or S
$90
$A0
P or S
$98
Arbitration lost as master and
addressed as slave by general call
$78
DATA
22.7.4
Device 1
Device 2
SLAVE
TRANSMITTER
MASTER
RECEIVER
Device 3
........
Device n
R1
R2
SDA
SCL
238
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
To initiate the Slave Transmitter mode, TWAR and TWCR must be initialized as follows:
TWAR
TWA6
TWA5
value
TWA4
TWA3
TWA2
TWA1
TWA0
TWGCE
The upper seven bits are the address to which the 2-wire Serial Interface will respond when
addressed by a Master. If the LSB is set, the TWI will respond to the general call address (0x00),
otherwise it will ignore the general call address.
TWCR
value
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable
the acknowledgement of the devices own slave address or the general call address. TWSTA
and TWSTO must be written to zero.
When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own
slave address (or the general call address if enabled) followed by the data direction bit. If the
direction bit is 1 (read), the TWI will operate in ST mode, otherwise SR mode is entered. After
its own slave address and the write bit have been received, the TWINT Flag is set and a valid
status code can be read from TWSR. The status code is used to determine the appropriate software action. The appropriate action to be taken for each status code is detailed in Table 22-5.
The Slave Transmitter mode may also be entered if arbitration is lost while the TWI is in the
Master mode (see state 0xB0).
If the TWEA bit is written to zero during a transfer, the TWI will transmit the last byte of the transfer. State 0xC0 or state 0xC8 will be entered, depending on whether the Master Receiver
transmits a NACK or ACK after the final byte. The TWI is switched to the not addressed Slave
mode, and will ignore the Master if it continues the transfer. Thus the Master Receiver receives
all 1 as serial data. State 0xC8 is entered if the Master demands additional data bytes (by
transmitting ACK), even though the Slave has transmitted the last byte (TWEA zero and expecting NACK from the Master).
While TWEA is zero, the TWI does not respond to its own slave address. However, the 2-wire
Serial Bus is still monitored and address recognition may resume at any time by setting TWEA.
This implies that the TWEA bit may be used to temporarily isolate the TWI from the 2-wire Serial
Bus.
In all sleep modes other than Idle mode, the clock system to the TWI is turned off. If the TWEA
bit is set, the interface can still acknowledge its own slave address or the general call address by
using the 2-wire Serial Bus clock as a clock source. The part will then wake up from sleep and
the TWI will hold the SCL clock will low during the wake up and until the TWINT Flag is cleared
(by writing it to one). Further data transmission will be carried out as normal, with the AVR clocks
running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may
be held low for a long time, blocking other data transmissions.
Note that the 2-wire Serial Interface Data Register TWDR does not reflect the last byte present
on the bus when waking up from these sleep modes.
239
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 22-5.
Status Code
(TWSR)
Prescaler
Bits
are 0
0xA8
0xB0
0xB8
0xC0
0xC8
To TWCR
To/from TWDR
STA
STO
TWIN
T
TWE
A
No TWDR action or
No TWDR action or
No TWDR action or
No TWDR action
No TWDR action or
No TWDR action or
No TWDR action or
No TWDR action
240
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-18. Formats and States in the Slave Transmitter Mode
Reception of the own
slave address and one or
more data bytes
SLA
DATA
$A8
Arbitration lost as master
and addressed as slave
DATA
$B8
P or S
$C0
$B0
Last data byte transmitted.
Switched to not addressed
slave (TWEA = '0')
All 1's
P or S
$C8
DATA
22.7.5
Miscellaneous States
There are two status codes that do not correspond to a defined TWI state, see Table 22-6.
Status 0xF8 indicates that no relevant information is available because the TWINT Flag is not
set. This occurs between other states, and when the TWI is not involved in a serial transfer.
Status 0x00 indicates that a bus error has occurred during a 2-wire Serial Bus transfer. A bus
error occurs when a START or STOP condition occurs at an illegal position in the format frame.
Examples of such illegal positions are during the serial transfer of an address byte, a data byte,
or an acknowledge bit. When a bus error occurs, TWINT is set. To recover from a bus error, the
TWSTO Flag must set and TWINT must be cleared by writing a logic one to it. This causes the
TWI to enter the not addressed Slave mode and to clear the TWSTO Flag (no other bits in
TWCR are affected). The SDA and SCL lines are released, and no STOP condition is
transmitted.
Table 22-6.
Miscellaneous States
Status Code
(TWSR)
Prescaler Bits
are 0
0xF8
No TWDR action
0x00
No TWDR action
22.7.6
STA
STO
TWIN
T
TWE
A
No TWCR action
0
Only the internal hardware is affected, no STOP condition is sent on the bus. In all cases, the bus is released
and TWSTO is cleared.
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Note that data is transmitted both from Master to Slave and vice versa. The Master must instruct
the Slave what location it wants to read, requiring the use of the MT mode. Subsequently, data
must be read from the Slave, implying the use of the MR mode. Thus, the transfer direction must
be changed. The Master must keep control of the bus during all these steps, and the steps
should be carried out as an atomical operation. If this principle is violated in a multi master system, another Master can alter the data pointer in the EEPROM between steps 2 and 3, and the
Master will read the wrong data location. Such a change in transfer direction is accomplished by
transmitting a REPEATED START between the transmission of the address byte and reception
of the data. After a REPEATED START, the Master keeps ownership of the bus. The following
figure shows the flow in this transfer.
Figure 22-19. Combining Several TWI Modes to Access a Serial EEPROM
Master Transmitter
SLA+W
ADDRESS
S = START
Rs
SLA+R
DATA
Rs = REPEATED START
22.8
Master Receiver
P = STOP
Device 1
MASTER
TRANSMITTER
Device 2
MASTER
TRANSMITTER
Device 3
SLAVE
RECEIVER
........
Device n
R1
R2
SDA
SCL
ATmega48A/PA/88A/PA/168A/PA/328/P
Two or more masters are accessing different slaves. In this case, arbitration will occur in the
SLA bits. Masters trying to output a one on SDA while another Master outputs a zero will lose
the arbitration. Masters losing arbitration in SLA will switch to Slave mode to check if they are
being addressed by the winning Master. If addressed, they will switch to SR or ST mode,
depending on the value of the READ/WRITE bit. If they are not being addressed, they will
switch to not addressed Slave mode or wait until the bus is free and transmit a new START
condition, depending on application software action.
This is summarized in Figure 22-21. Possible status values are given in circles.
Figure 22-21. Possible Status Codes Caused by Arbitration
START
SLA
Data
Own
Address / General Call
received
STOP
38
No
TWI bus will be released and not addressed slave mode will be entered
A START condition will be transmitted when the bus becomes free
Yes
Direction
68/78
Write
Read
B0
22.9
22.9.1
Last data byte will be transmitted and NOT ACK should be received
Data byte will be transmitted and ACK should be received
Register Description
TWBR TWI Bit Rate Register
Bit
TWBR7
TWBR6
TWBR5
TWBR4
TWBR3
TWBR2
TWBR1
TWBR0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0xB8)
TWBR
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0xBC)
TWCR
The TWCR is used to control the operation of the TWI. It is used to enable the TWI, to initiate a
Master access by applying a START condition to the bus, to generate a Receiver acknowledge,
to generate a stop condition, and to control halting of the bus while the data to be written to the
bus are written to the TWDR. It also indicates a write collision if data is attempted written to
TWDR while the register is inaccessible.
243
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 7 TWINT: TWI Interrupt Flag
This bit is set by hardware when the TWI has finished its current job and expects application
software response. If the I-bit in SREG and TWIE in TWCR are set, the MCU will jump to the
TWI Interrupt Vector. While the TWINT Flag is set, the SCL low period is stretched. The TWINT
Flag must be cleared by software by writing a logic one to it. Note that this flag is not automatically cleared by hardware when executing the interrupt routine. Also note that clearing this flag
starts the operation of the TWI, so all accesses to the TWI Address Register (TWAR), TWI Status Register (TWSR), and TWI Data Register (TWDR) must be complete before clearing this
flag.
Bit 6 TWEA: TWI Enable Acknowledge Bit
The TWEA bit controls the generation of the acknowledge pulse. If the TWEA bit is written to
one, the ACK pulse is generated on the TWI bus if the following conditions are met:
1. The devices own slave address has been received.
2. A general call has been received, while the TWGCE bit in the TWAR is set.
3. A data byte has been received in Master Receiver or Slave Receiver mode.
By writing the TWEA bit to zero, the device can be virtually disconnected from the 2-wire Serial
Bus temporarily. Address recognition can then be resumed by writing the TWEA bit to one
again.
Bit 5 TWSTA: TWI START Condition Bit
The application writes the TWSTA bit to one when it desires to become a Master on the 2-wire
Serial Bus. The TWI hardware checks if the bus is available, and generates a START condition
on the bus if it is free. However, if the bus is not free, the TWI waits until a STOP condition is
detected, and then generates a new START condition to claim the bus Master status. TWSTA
must be cleared by software when the START condition has been transmitted.
Bit 4 TWSTO: TWI STOP Condition Bit
Writing the TWSTO bit to one in Master mode will generate a STOP condition on the 2-wire
Serial Bus. When the STOP condition is executed on the bus, the TWSTO bit is cleared automatically. In Slave mode, setting the TWSTO bit can be used to recover from an error condition.
This will not generate a STOP condition, but the TWI returns to a well-defined unaddressed
Slave mode and releases the SCL and SDA lines to a high impedance state.
Bit 3 TWWC: TWI Write Collision Flag
The TWWC bit is set when attempting to write to the TWI Data Register TWDR when TWINT is
low. This flag is cleared by writing the TWDR Register when TWINT is high.
Bit 2 TWEN: TWI Enable Bit
The TWEN bit enables TWI operation and activates the TWI interface. When TWEN is written to
one, the TWI takes control over the I/O pins connected to the SCL and SDA pins, enabling the
slew-rate limiters and spike filters. If this bit is written to zero, the TWI is switched off and all TWI
transmissions are terminated, regardless of any ongoing operation.
Bit 1 Reserved
This bit is a reserved bit and will always read as zero.
244
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 0 TWIE: TWI Interrupt Enable
When this bit is written to one, and the I-bit in SREG is set, the TWI interrupt request will be activated for as long as the TWINT Flag is high.
22.9.3
TWS7
TWS6
TWS5
TWS4
TWS3
TWPS1
TWPS0
Read/Write
R/W
R/W
Initial Value
(0xB9)
TWSR
TWPS1
TWPS0
Prescaler Value
16
64
To calculate bit rates, see Bit Rate Generator Unit on page 223. The value of TWPS1...0 is
used in the equation.
22.9.4
TWD7
TWD6
TWD5
TWD4
TWD3
TWD2
TWD1
TWD0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0xBB)
TWDR
In Transmit mode, TWDR contains the next byte to be transmitted. In Receive mode, the TWDR
contains the last byte received. It is writable while the TWI is not in the process of shifting a byte.
This occurs when the TWI Interrupt Flag (TWINT) is set by hardware. Note that the Data Register cannot be initialized by the user before the first interrupt occurs. The data in TWDR remains
stable as long as TWINT is set. While data is shifted out, data on the bus is simultaneously
shifted in. TWDR always contains the last byte present on the bus, except after a wake up from
a sleep mode by the TWI interrupt. In this case, the contents of TWDR is undefined. In the case
245
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
of a lost bus arbitration, no data is lost in the transition from Master to Slave. Handling of the
ACK bit is controlled automatically by the TWI logic, the CPU cannot access the ACK bit directly.
Bits 7:0 TWD: TWI Data Register
These eight bits constitute the next data byte to be transmitted, or the latest data byte received
on the 2-wire Serial Bus.
22.9.5
TWA6
TWA5
TWA4
TWA3
TWA2
TWA1
TWA0
TWGCE
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0xBA)
TWAR
The TWAR should be loaded with the 7-bit Slave address (in the seven most significant bits of
TWAR) to which the TWI will respond when programmed as a Slave Transmitter or Receiver,
and not needed in the Master modes. In multi master systems, TWAR must be set in masters
which can be addressed as Slaves by other Masters.
The LSB of TWAR is used to enable recognition of the general call address (0x00). There is an
associated address comparator that looks for the slave address (or general call address if
enabled) in the received serial address. If a match is found, an interrupt request is generated.
Bits 7:1 TWA: TWI (Slave) Address Register
These seven bits constitute the slave address of the TWI unit.
Bit 0 TWGCE: TWI General Call Recognition Enable Bit
If set, this bit enables the recognition of a General Call given over the 2-wire Serial Bus.
22.9.6
(0xBD)
TWAM[6:0]
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
TWAMR
246
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 22-22. TWI Address Match Logic, Block Diagram
TWAR0
Address
Match
Address
Bit 0
TWAMR0
Bit 0 Reserved
This bit is an unused bit in the ATmega48A/PA/88A/PA/168A/PA/328/P, and will always read as
zero.
247
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
23. Analog Comparator
23.1
Overview
The Analog Comparator compares the input values on the positive pin AIN0 and negative pin
AIN1. When the voltage on the positive pin AIN0 is higher than the voltage on the negative pin
AIN1, the Analog Comparator output, ACO, is set. The comparators output can be set to trigger
the Timer/Counter1 Input Capture function. In addition, the comparator can trigger a separate
interrupt, exclusive to the Analog Comparator. The user can select Interrupt triggering on comparator output rise, fall or toggle. A block diagram of the comparator and its surrounding logic is
shown in Figure 23-1.
The Power Reduction ADC bit, PRADC, in Minimizing Power Consumption on page 43 must
be disabled by writing a logical zero to be able to use the ADC input MUX.
Figure 23-1. Analog Comparator Block Diagram(2)
BANDGAP
REFERENCE
ACBG
ACME
ADEN
ADC MULTIPLEXER
OUTPUT (1)
Notes:
23.2
248
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
.
Table 23-1.
23.3
23.3.1
ACME
ADEN
MUX2...0
xxx
AIN1
xxx
AIN1
000
ADC0
001
ADC1
010
ADC2
011
ADC3
100
ADC4
101
ADC5
110
ADC6
111
ADC7
Register Description
ADCSRB ADC Control and Status Register B
Bit
(0x7B)
ACME
ADTS2
ADTS1
ADTS0
Read/Write
R/W
R/W
R/W
R/W
Initial Value
ADCSRB
0x30 (0x50)
ACD
ACBG
ACO
ACI
ACIE
ACIC
ACIS1
ACIS0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
N/A
ACSR
249
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
certain time for the voltage to stabilize. If not stabilized, the first conversion may give a wrong
value. See Internal Voltage Reference on page 51
Bit 5 ACO: Analog Comparator Output
The output of the Analog Comparator is synchronized and then directly connected to ACO. The
synchronization introduces a delay of 1 - 2 clock cycles.
Bit 4 ACI: Analog Comparator Interrupt Flag
This bit is set by hardware when a comparator output event triggers the interrupt mode defined
by ACIS1 and ACIS0. The Analog Comparator interrupt routine is executed if the ACIE bit is set
and the I-bit in SREG is set. ACI is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag.
Bit 3 ACIE: Analog Comparator Interrupt Enable
When the ACIE bit is written logic one and the I-bit in the Status Register is set, the Analog Comparator interrupt is activated. When written logic zero, the interrupt is disabled.
Bit 2 ACIC: Analog Comparator Input Capture Enable
When written logic one, this bit enables the input capture function in Timer/Counter1 to be triggered by the Analog Comparator. The comparator output is in this case directly connected to the
input capture front-end logic, making the comparator utilize the noise canceler and edge select
features of the Timer/Counter1 Input Capture interrupt. When written logic zero, no connection
between the Analog Comparator and the input capture function exists. To make the comparator
trigger the Timer/Counter1 Input Capture interrupt, the ICIE1 bit in the Timer Interrupt Mask
Register (TIMSK1) must be set.
Bits 1, 0 ACIS1, ACIS0: Analog Comparator Interrupt Mode Select
These bits determine which comparator events that trigger the Analog Comparator interrupt. The
different settings are shown in Table 23-2.
Table 23-2.
ACIS1/ACIS0 Settings
ACIS1
ACIS0
Interrupt Mode
Reserved
When changing the ACIS1/ACIS0 bits, the Analog Comparator Interrupt must be disabled by
clearing its Interrupt Enable bit in the ACSR Register. Otherwise an interrupt can occur when the
bits are changed.
250
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
23.3.3
(0x7F)
AIN1D
AIN0D
Read/Write
R/W
R/W
Initial Value
DIDR1
251
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
24. Analog-to-Digital Converter
24.1
24.2
Features
10-bit Resolution
0.5 LSB Integral Non-linearity
2 LSB Absolute Accuracy
13 - 260s Conversion Time
Up to 76.9kSPS (Up to 15kSPS at Maximum Resolution)
6 Multiplexed Single Ended Input Channels
2 Additional Multiplexed Single Ended Input Channels (TQFP and QFN/MLF Package only)
Temperature Sensor Input Channel
Optional Left Adjustment for ADC Result Readout
0 - VCC ADC Input Voltage Range
Selectable 1.1V ADC Reference Voltage
Free Running or Single Conversion Mode
Interrupt on ADC Conversion Complete
Sleep Mode Noise Canceler
Overview
The ATmega48A/PA/88A/PA/168A/PA/328/P features a 10-bit successive approximation ADC.
The ADC is connected to an 8-channel Analog Multiplexer which allows eight single-ended voltage inputs constructed from the pins of Port A. The single-ended voltage inputs refer to 0V
(GND).
The ADC contains a Sample and Hold circuit which ensures that the input voltage to the ADC is
held at a constant level during conversion. A block diagram of the ADC is shown in Figure 24-1
on page 253.
The ADC has a separate analog supply voltage pin, AVCC. AVCC must not differ more than 0.3V
from VCC. See the paragraph ADC Noise Canceler on page 258 on how to connect this pin.
Internal reference voltages of nominally 1.1V or AVCC are provided On-chip. The voltage reference may be externally decoupled at the AREF pin by a capacitor for better noise performance.
The Power Reduction ADC bit, PRADC, in Minimizing Power Consumption on page 43 must
be disabled by writing a logical zero to enable the ADC.
The ADC converts an analog input voltage to a 10-bit digital value through successive approximation. The minimum value represents GND and the maximum value represents the voltage on
the AREF pin minus 1 LSB. Optionally, AVCC or an internal 1.1V reference voltage may be connected to the AREF pin by writing to the REFSn bits in the ADMUX Register. The internal
voltage reference may thus be decoupled by an external capacitor at the AREF pin to improve
noise immunity.
252
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 24-1. Analog to Digital Converter Block Schematic Operation,
ADC CONVERSION
COMPLETE IRQ
ADC[9:0]
ADPS1
0
ADC DATA REGISTER
(ADCH/ADCL)
ADPS0
ADPS2
ADIF
ADFR
ADEN
ADSC
MUX1
15
MUX3
MUX2
ADLAR
REFS0
REFS1
ADC MULTIPLEXER
SELECT (ADMUX)
ADIE
ADIF
MUX DECODER
CHANNEL SELECTION
PRESCALER
AVCC
CONVERSION LOGIC
INTERNAL 1.1V
REFERENCE
AREF
10-BIT DAC
TEMPERATURE
SENSOR
GND
BANDGAP
REFERENCE
ADC7
ADC6
INPUT
MUX
ADC MULTIPLEXER
OUTPUT
ADC5
ADC4
ADC3
ADC2
ADC1
ADC0
The analog input channel is selected by writing to the MUX bits in ADMUX. Any of the ADC input
pins, as well as GND and a fixed bandgap voltage reference, can be selected as single ended
inputs to the ADC. The ADC is enabled by setting the ADC Enable bit, ADEN in ADCSRA. Voltage reference and input channel selections will not go into effect until ADEN is set. The ADC
does not consume power when ADEN is cleared, so it is recommended to switch off the ADC
before entering power saving sleep modes.
The ADC generates a 10-bit result which is presented in the ADC Data Registers, ADCH and
ADCL. By default, the result is presented right adjusted, but can optionally be presented left
adjusted by setting the ADLAR bit in ADMUX.
If the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read
ADCH. Otherwise, ADCL must be read first, then ADCH, to ensure that the content of the Data
Registers belongs to the same conversion. Once ADCL is read, ADC access to Data Registers
is blocked. This means that if ADCL has been read, and a conversion completes before ADCH is
253
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
read, neither register is updated and the result from the conversion is lost. When ADCH is read,
ADC access to the ADCH and ADCL Registers is re-enabled.
The ADC has its own interrupt which can be triggered when a conversion completes. When ADC
access to the Data Registers is prohibited between reading of ADCH and ADCL, the interrupt
will trigger even if the result is lost.
24.3
Starting a Conversion
A single conversion is started by disabling the Power Reduction ADC bit, PRADC, in Minimizing
Power Consumption on page 43 by writing a logical zero to it and writing a logical one to the
ADC Start Conversion bit, ADSC. This bit stays high as long as the conversion is in progress
and will be cleared by hardware when the conversion is completed. If a different data channel is
selected while a conversion is in progress, the ADC will finish the current conversion before performing the channel change.
Alternatively, a conversion can be triggered automatically by various sources. Auto Triggering is
enabled by setting the ADC Auto Trigger Enable bit, ADATE in ADCSRA. The trigger source is
selected by setting the ADC Trigger Select bits, ADTS in ADCSRB (See description of the ADTS
bits for a list of the trigger sources). When a positive edge occurs on the selected trigger signal,
the ADC prescaler is reset and a conversion is started. This provides a method of starting conversions at fixed intervals. If the trigger signal still is set when the conversion completes, a new
conversion will not be started. If another positive edge occurs on the trigger signal during conversion, the edge will be ignored. Note that an Interrupt Flag will be set even if the specific
interrupt is disabled or the Global Interrupt Enable bit in SREG is cleared. A conversion can thus
be triggered without causing an interrupt. However, the Interrupt Flag must be cleared in order to
trigger a new conversion at the next interrupt event.
Figure 24-2. ADC Auto Trigger Logic
ADTS[2:0]
PRESCALER
START
ADIF
CLKADC
ADATE
SOURCE 1
.
.
.
.
SOURCE n
CONVERSION
LOGIC
EDGE
DETECTOR
ADSC
Using the ADC Interrupt Flag as a trigger source makes the ADC start a new conversion as soon
as the ongoing conversion has finished. The ADC then operates in Free Running mode, constantly sampling and updating the ADC Data Register. The first conversion must be started by
writing a logical one to the ADSC bit in ADCSRA. In this mode the ADC will perform successive
conversions independently of whether the ADC Interrupt Flag, ADIF is cleared or not.
254
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
If Auto Triggering is enabled, single conversions can be started by writing ADSC in ADCSRA to
one. ADSC can also be used to determine if a conversion is in progress. The ADSC bit will be
read as one during a conversion, independently of how the conversion was started.
24.4
Reset
CK/64
CK/128
CK/32
CK/8
CK/16
CK/2
CK/4
CK
ADPS0
ADPS1
ADPS2
By default, the successive approximation circuitry requires an input clock frequency between
50kHz and 200kHz to get maximum resolution. If a lower resolution than 10 bits is needed, the
input clock frequency to the ADC can be higher than 200kHz to get a higher sample rate.
The ADC module contains a prescaler, which generates an acceptable ADC clock frequency
from any CPU frequency above 100kHz. The prescaling is set by the ADPS bits in ADCSRA.
The prescaler starts counting from the moment the ADC is switched on by setting the ADEN bit
in ADCSRA. The prescaler keeps running for as long as the ADEN bit is set, and is continuously
reset when ADEN is low.
When initiating a single ended conversion by setting the ADSC bit in ADCSRA, the conversion
starts at the following rising edge of the ADC clock cycle.
A normal conversion takes 13 ADC clock cycles. The first conversion after the ADC is switched
on (ADEN in ADCSRA is set) takes 25 ADC clock cycles in order to initialize the analog circuitry.
When the bandgap reference voltage is used as input to the ADC, it will take a certain time for
the voltage to stabilize. If not stabilized, the first value read after the first conversion may be
wrong.
The actual sample-and-hold takes place 1.5 ADC clock cycles after the start of a normal conversion and 13.5 ADC clock cycles after the start of an first conversion. When a conversion is
complete, the result is written to the ADC Data Registers, and ADIF is set. In Single Conversion
mode, ADSC is cleared simultaneously. The software may then set ADSC again, and a new
conversion will be initiated on the first rising ADC clock edge.
When Auto Triggering is used, the prescaler is reset when the trigger event occurs. This assures
a fixed delay from the trigger event to the start of conversion. In this mode, the sample-and-hold
takes place two ADC clock cycles after the rising edge on the trigger source signal. Three additional CPU clock cycles are used for synchronization logic.
255
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
In Free Running mode, a new conversion will be started immediately after the conversion completes, while ADSC remains high. For a summary of conversion times, see Table 24-1 on page
257.
Figure 24-4. ADC Timing Diagram, First Conversion (Single Conversion Mode)
Next
Conversion
First Conversion
Cycle Number
12
13
14
16
15
17
18
19
20
21
22
23
24
25
ADC Clock
ADEN
ADSC
ADIF
Sign and MSB of Result
ADCH
LSB of Result
ADCL
MUX and REFS
Update
Conversion
Complete
Cycle Number
Next Conversion
10
11
12
13
ADC Clock
ADSC
ADIF
ADCH
ADCL
LSB of Result
Sample & Hold
Conversion
Complete
Cycle Number
Next Conversion
10
11
12
13
ADC Clock
Trigger
Source
ADATE
ADIF
ADCH
ADCL
LSB of Result
Prescaler
Reset
Sample &
Hold
Conversion
Complete
Prescaler
Reset
256
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 24-7. ADC Timing Diagram, Free Running Conversion
One Conversion
Cycle Number
11
12
Next Conversion
13
ADC Clock
ADSC
ADIF
ADCH
ADCL
LSB of Result
Sample & Hold
Conversion
Complete
Table 24-1.
Conversion Time
(Cycles)
First conversion
13.5
25
1.5
13
13.5
Condition
24.5
During conversion, minimum one ADC clock cycle after the trigger event.
c.
After a conversion, before the Interrupt Flag used as trigger source is cleared.
When updating ADMUX in one of these conditions, the new settings will affect the next ADC
conversion.
257
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
24.5.1
24.5.2
24.6
Enter ADC Noise Reduction mode (or Idle mode). The ADC will start a conversion
once the CPU has been halted.
c.
If no other interrupts occur before the ADC conversion completes, the ADC interrupt
will wake up the CPU and execute the ADC Conversion Complete interrupt routine. If
another interrupt wakes up the CPU before the ADC conversion is complete, that
interrupt will be executed, and an ADC Conversion Complete interrupt request will be
generated when the ADC conversion completes. The CPU will remain in active mode
until a new sleep command is executed.
Note that the ADC will not be automatically turned off when entering other sleep modes than Idle
mode and ADC Noise Reduction mode. The user is advised to write zero to ADEN before entering such sleep modes to avoid excessive power consumption.
258
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
24.6.1
IIH
ADCn
1..100 k
IIL
CS/H= 14 pF
VCC/2
24.6.2
The AVCC pin on the device should be connected to the digital VCC supply voltage via
an LC network as shown in Figure 24-9.
c.
Use the ADC noise canceler function to reduce induced noise from the CPU.
d. If any ADC [3:0] port pins are used as digital outputs, it is essential that these do not
switch while a conversion is in progress. However, using the 2-wire Interface (ADC4
259
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
and ADC5) will only affect the conversion on ADC4 and ADC5 and not the other ADC
channels.
PC2 (ADC2)
PC3 (ADC3)
PC4 (ADC4/SDA)
PC5 (ADC5/SCL)
VCC
GND
PC1 (ADC1)
PC0 (ADC0)
ADC7
ADC6
AVCC
100nF
AREF
10H
GND
PB5
24.6.3
260
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 24-10. Offset Error
Output Code
Ideal ADC
Actual ADC
Offset
Error
Gain error: After adjusting for offset, the gain error is found as the deviation of the last transition
(0x3FE to 0x3FF) compared to the ideal transition (at 1.5 LSB below maximum). Ideal value: 0
LSB
Figure 24-11. Gain Error
Output Code
Gain
Error
Ideal ADC
Actual ADC
Integral Non-linearity (INL): After adjusting for offset and gain error, the INL is the maximum
deviation of an actual transition compared to an ideal transition for any code. Ideal value: 0
LSB.
261
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 24-12. Integral Non-linearity (INL)
Output Code
INL
Ideal ADC
Actual ADC
VREF
Input Voltage
Differential Non-linearity (DNL): The maximum deviation of the actual code width (the interval
between two adjacent transitions) from the ideal code width (1 LSB). Ideal value: 0 LSB.
Figure 24-13. Differential Non-linearity (DNL)
Output Code
0x3FF
1 LSB
DNL
0x000
0
Quantization Error: Due to the quantization of the input voltage into a finite number of codes, a
range of input voltages (1 LSB wide) will code to the same value. Always 0.5 LSB.
Absolute accuracy: The maximum deviation of an actual (unadjusted) transition compared to
an ideal transition for any code. This is the compound effect of offset, gain error, differential
error, non-linearity, and quantization error. Ideal value: 0.5 LSB.
262
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
24.7
24.8
Temperature Measurement
The temperature measurement is based on an on-chip temperature sensor that is coupled to a
single ended ADC8 channel. Selecting the ADC8 channel by writing the MUX3...0 bits in
ADMUX register to "1000" enables the temperature sensor. The internal 1.1V voltage reference
must also be selected for the ADC voltage reference source in the temperature sensor measurement. When the temperature sensor is enabled, the ADC converter can be used in single
conversion mode to measure the voltage over the temperature sensor.
The measured voltage has a linear relationship to the temperature as described in Table 24-2.
The voltage sensitivity is approximately 1 mV/C and the accuracy of the temperature measurement is +/- 10C.
Table 24-2.
Temperature / C
Voltage / mV
-45C
+25C
+85C
242mV
314mV
380mV
The values described in Table 24-2 are typical values. However, due to the process variation the
temperature sensor output voltage varies from one chip to another. To be capable of achieving
more accurate results the temperature measurement can be calibrated in the application software. The software calibration requires that a calibration value is measured and stored in a
register or EEPROM for each chip, as a part of the production test. The software calibration can
be done utilizing the formula:
T = { [(ADCH << 8) | ADCL] - TOS} / k
where ADCn are the ADC data registers, k is a fixed coefficient and TOS is the temperature sensor offset value determined and stored into EEPROM as a part of the production test.
263
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
24.9
24.9.1
Register Description
ADMUX ADC Multiplexer Selection Register
Bit
REFS1
REFS0
ADLAR
MUX3
MUX2
MUX1
MUX0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x7C)
ADMUX
REFS1
REFS0
Reserved
264
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 24-4.
MUX3...0
0000
ADC0
0001
ADC1
0010
ADC2
0011
ADC3
0100
ADC4
0101
ADC5
0110
ADC6
0111
ADC7
1000
ADC8(1)
1001
(reserved)
1010
(reserved)
1011
(reserved)
1100
(reserved)
1101
(reserved)
1110
1.1V (VBG)
1111
0V (GND)
Note:
24.9.2
ADEN
ADSC
ADATE
ADIF
ADIE
ADPS2
ADPS1
ADPS0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
(0x7A)
ADCSRA
265
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Bit 5 ADATE: ADC Auto Trigger Enable
When this bit is written to one, Auto Triggering of the ADC is enabled. The ADC will start a conversion on a positive edge of the selected trigger signal. The trigger source is selected by setting
the ADC Trigger Select bits, ADTS in ADCSRB.
Bit 4 ADIF: ADC Interrupt Flag
This bit is set when an ADC conversion completes and the Data Registers are updated. The
ADC Conversion Complete Interrupt is executed if the ADIE bit and the I-bit in SREG are set.
ADIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ADIF is cleared by writing a logical one to the flag. Beware that if doing a Read-ModifyWrite on ADCSRA, a pending interrupt can be disabled. This also applies if the SBI and CBI
instructions are used.
Bit 3 ADIE: ADC Interrupt Enable
When this bit is written to one and the I-bit in SREG is set, the ADC Conversion Complete Interrupt is activated.
Bits 2:0 ADPS[2:0]: ADC Prescaler Select Bits
These bits determine the division factor between the system clock frequency and the input clock
to the ADC.
Table 24-5.
ADPS2
ADPS1
ADPS0
Division Factor
16
32
64
128
266
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
24.9.3
24.9.3.1
15
14
13
12
11
10
(0x79)
ADC9
ADC8
ADCH
(0x78)
ADC7
ADC6
ADC5
ADC4
ADC3
ADC2
ADC1
ADC0
ADCL
Read/Write
Initial Value
24.9.3.2
ADLAR = 1
Bit
15
14
13
12
11
10
(0x79)
ADC9
ADC8
ADC7
ADC6
ADC5
ADC4
ADC3
ADC2
ADCH
(0x78)
ADC1
ADC0
ADCL
Read/Write
Initial Value
When an ADC conversion is complete, the result is found in these two registers.
When ADCL is read, the ADC Data Register is not updated until ADCH is read. Consequently, if
the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read
ADCH. Otherwise, ADCL must be read first, then ADCH.
The ADLAR bit in ADMUX, and the MUXn bits in ADMUX affect the way the result is read from
the registers. If ADLAR is set, the result is left adjusted. If ADLAR is cleared (default), the result
is right adjusted.
ADC9:0: ADC Conversion Result
These bits represent the result from the conversion, as detailed in ADC Conversion Result on
page 263.
24.9.4
(0x7B)
ACME
ADTS2
ADTS1
ADTS0
Read/Write
R/W
R/W
R/W
R/W
Initial Value
ADCSRB
ATmega48A/PA/88A/PA/168A/PA/328/P
trigger signal. If ADEN in ADCSRA is set, this will start a conversion. Switching to Free Running
mode (ADTS[2:0]=0) will not cause a trigger event, even if the ADC Interrupt Flag is set.
Table 24-6.
24.9.5
ADTS2
ADTS1
ADTS0
Trigger Source
Analog Comparator
Timer/Counter0 Overflow
Timer/Counter1 Overflow
(0x7E)
ADC5D
ADC4D
ADC3D
ADC2D
ADC1D
ADC0D
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
DIDR0
268
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
25. debugWIRE On-chip Debug System
25.1
25.2
Features
Overview
The debugWIRE On-chip debug system uses a One-wire, bi-directional interface to control the
program flow, execute AVR instructions in the CPU and to program the different non-volatile
memories.
25.3
Physical Interface
When the debugWIRE Enable (DWEN) Fuse is programmed and Lock bits are unprogrammed,
the debugWIRE system within the target device is activated. The RESET port pin is configured
as a wire-AND (open-drain) bi-directional I/O pin with pull-up enabled and becomes the communication gateway between target and emulator.
Figure 25-1. The debugWIRE Setup
1.8 - 5.5V
VCC
dW
dW(RESET)
GND
Figure 25-1 shows the schematic of a target MCU, with debugWIRE enabled, and the emulator
connector. The system clock is not affected by debugWIRE and will always be the clock source
selected by the CKSEL Fuses.
269
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
When designing a system where debugWIRE will be used, the following observations must be
made for correct operation:
Pull-up resistors on the dW/(RESET) line must not be smaller than 10k. The pull-up resistor
is not required for debugWIRE functionality.
Connecting the RESET pin directly to VCC will not work.
Capacitors connected to the RESET pin must be disconnected when using debugWire.
All external reset sources must be disconnected.
25.4
25.5
Limitations of debugWIRE
The debugWIRE communication pin (dW) is physically located on the same pin as External
Reset (RESET). An External Reset source is therefore not supported when the debugWIRE is
enabled.
A programmed DWEN Fuse enables some parts of the clock system to be running in all sleep
modes. This will increase the power consumption while in sleep. Thus, the DWEN Fuse should
be disabled when debugWire is not used.
25.6
Register Description
The following section describes the registers used with the debugWire.
25.6.1
DWDR[7:0]
DWDR
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
The DWDR Register provides a communication channel from the running program in the MCU
to the debugger. This register is only accessible by the debugWIRE and can therefore not be
used as a general purpose register in the normal operations.
270
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
26. Self-Programming the Flash, ATmega 48A/48PA
26.1
Overview
In ATmega 48A/48PA there is no Read-While-Write support, and no separate Boot Loader Section. The SPM instruction can be executed from the entire Flash.
The device provides a Self-Programming mechanism for downloading and uploading program
code by the MCU itself. The Self-Programming can use any available data interface and associated protocol to read code and write (program) that code into the Program memory.
The Program memory is updated in a page by page fashion. Before programming a page with
the data stored in the temporary page buffer, the page must be erased. The temporary page buffer is filled one word at a time using SPM and the buffer can be filled either before the Page
Erase command or between a Page Erase and a Page Write operation:
Alternative 1, fill the buffer before a Page Erase
Fill temporary page buffer
Perform a Page Erase
Perform a Page Write
Alternative 2, fill the buffer after Page Erase
Perform a Page Erase
Fill temporary page buffer
Perform a Page Write
If only a part of the page needs to be changed, the rest of the page must be stored (for example
in the temporary page buffer) before the erase, and then be re-written. When using alternative 1,
the Boot Loader provides an effective Read-Modify-Write feature which allows the user software
to first read the page, do the necessary changes, and then write back the modified data. If alternative 2 is used, it is not possible to read the old data while loading since the page is already
erased. The temporary page buffer can be accessed in a random sequence. It is essential that
the page address used in both the Page Erase and Page Write operation is addressing the same
page.
26.1.1
26.1.2
If an interrupt occurs in the time sequence the four cycle access cannot be guaranteed. In order to
ensure atomic operation you should disable interrupts before writing to SPMCSR.
271
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
SPMCSR. It is also erased after a system reset. Note that it is not possible to write more than
one time to each address without erasing the temporary buffer.
If the EEPROM is written in the middle of an SPM Page Load operation, all data loaded will be
lost.
26.1.3
26.2
15
14
13
12
11
10
ZH (R31)
Z15
Z14
Z13
Z12
Z11
Z10
Z9
Z8
ZL (R30)
Z7
Z6
Z5
Z4
Z3
Z2
Z1
Z0
Since the Flash is organized in pages (see Table 28-11 on page 302), the Program Counter can
be treated as having two different sections. One section, consisting of the least significant bits, is
addressing the words within a page, while the most significant bits are addressing the pages.
This is shown in Figure 27-3 on page 285. Note that the Page Erase and Page Write operations
are addressed independently. Therefore it is of major importance that the software addresses
the same page in both the Page Erase and Page Write operation.
The LPM instruction uses the Z-pointer to store the address. Since this instruction addresses the
Flash byte-by-byte, also the LSB (bit Z0) of the Z-pointer is used.
272
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 26-1. Addressing the Flash During SPM(1)
BIT
15
ZPCMSB
ZPAGEMSB
Z - REGISTER
1 0
0
PROGRAM
COUNTER
PCMSB
PAGEMSB
PCPAGE
PCWORD
PAGE ADDRESS
WITHIN THE FLASH
WORD ADDRESS
WITHIN A PAGE
PROGRAM MEMORY
PAGE
PAGE
PCWORD[PAGEMSB:0]:
00
INSTRUCTION WORD
01
02
PAGEEND
Note:
1. The different variables used in Figure 27-3 are listed in Table 28-11 on page 302.
26.2.1
26.2.2
Rd
LB2
LB1
The algorithm for reading the Fuse Low byte is similar to the one described above for reading
the Lock bits. To read the Fuse Low byte, load the Z-pointer with 0x0000 and set the BLBSET
and SELFPRGEN bits in SPMCSR. When an LPM instruction is executed within three cycles
after the BLBSET and SELFPRGEN bits are set in the SPMCSR, the value of the Fuse Low byte
(FLB) will be loaded in the destination register as shown below.See Table 28-5 on page 299 for
a detailed description and mapping of the Fuse Low byte.
Bit
Rd
FLB7
FLB6
FLB5
FLB4
FLB3
FLB2
FLB1
FLB0
273
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Similarly, when reading the Fuse High byte (FHB), load 0x0003 in the Z-pointer. When an LPM
instruction is executed within three cycles after the BLBSET and SELFPRGEN bits are set in the
SPMCSR, the value of the Fuse High byte will be loaded in the destination register as shown
below. See Table 28-5 on page 299 for detailed description and mapping of the Extended Fuse
byte.
Bit
Rd
FHB7
FHB6
FHB5
FHB4
FHB3
FHB2
FHB1
FHB0
Similarly, when reading the Extended Fuse byte (EFB), load 0x0002 in the Z-pointer. When an
LPM instruction is executed within three cycles after the BLBSET and SELFPRGEN bits are set
in the SPMCSR, the value of the Extended Fuse byte will be loaded in the destination register as
shown below. See Table 28-5 on page 299 for detailed description and mapping of the Extended
Fuse byte.
Bit
Rd
FHB7
FHB6
FHB5
FHB4
FHB3
FHB2
FHB1
FHB0
Fuse and Lock bits that are programmed, will be read as zero. Fuse and Lock bits that are
unprogrammed, will be read as one.
274
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
26.2.3
26.2.4
3.7ms
4.5ms
275
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
26.2.5
276
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
sbci YH, high(PAGESIZEB)
Rdloop:
lpm r0, Z+
ld
r1, Y+
cpse r0, r1
rjmp Error
sbiw loophi:looplo, 1
brne Rdloop
277
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
26.3
26.3.1
Register Description
SPMCSR Store Program Memory Control and Status Register
The Store Program Memory Control and Status Register contains the control bits needed to control the Program memory operations.
Bit
0x37 (0x57)
SPMIE
RWWSB
RWWSRE
BLBSET
PGWRT
PGERS
SELFPRGEN
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
SPMCSR
278
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Page Erase, or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire Page Write operation.
Bit 0 SELFPRGEN: Self Programming Enable
This bit enables the SPM instruction for the next four clock cycles. If written to one together with
either RWWSRE, BLBSET, PGWRT, or PGERS, the following SPM instruction will have a special meaning, see description above. If only SELFPRGEN is written, the following SPM
instruction will store the value in R1:R0 in the temporary page buffer addressed by the Z-pointer.
The LSB of the Z-pointer is ignored. The SELFPRGEN bit will auto-clear upon completion of an
SPM instruction, or if no SPM instruction is executed within four clock cycles. During Page Erase
and Page Write, the SELFPRGEN bit remains high until the operation is completed.
Writing any other combination than 10001, 01001, 00101, 00011 or 00001 in the lower
five bits will have no effect.
279
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27. Boot Loader Support Read-While-Write Self-Programming
The Boot Loader Support applies to ATmega88A/88PA/168A/168PA/328/328P
27.1
Features
Read-While-Write Self-Programming
Flexible Boot Memory Size
High Security (Separate Boot Lock Bits for a Flexible Protection)
Separate Fuse to Select Reset Vector
Optimized Page(1) Size
Code Efficient Algorithm
Efficient Read-Modify-Write Support
Note:
27.2
1. A page is a section in the Flash consisting of several bytes (see Table 28-11 on page 302)
used during programming. The page organization does not affect normal operation.
Overview
In ATmega88A/88PA/168A/168PA/328/328P the Boot Loader Support provides a real ReadWhile-Write Self-Programming mechanism for downloading and uploading program code by the
MCU itself. This feature allows flexible application software updates controlled by the MCU using
a Flash-resident Boot Loader program. The Boot Loader program can use any available data
interface and associated protocol to read code and write (program) that code into the Flash
memory, or read the code from the program memory. The program code within the Boot Loader
section has the capability to write into the entire Flash, including the Boot Loader memory. The
Boot Loader can thus even modify itself, and it can also erase itself from the code if the feature
is not needed anymore. The size of the Boot Loader memory is configurable with fuses and the
Boot Loader has two separate sets of Boot Lock bits which can be set independently. This gives
the user a unique flexibility to select different levels of protection.
27.3
27.3.1
Application Section
The Application section is the section of the Flash that is used for storing the application code.
The protection level for the Application section can be selected by the application Boot Lock bits
(Boot Lock bits 0), see Table 27-2 on page 284. The Application section can never store any
Boot Loader code since the SPM instruction is disabled when executed from the Application
section.
27.3.2
280
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.4
27.4.1
27.4.2
Read-While-Write Features
CPU Halted?
Read-While-Write
Supported?
RWW Section
NRWW Section
No
Yes
NRWW Section
None
Yes
No
281
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 27-1. Read-While-Write vs. No Read-While-Write
Read-While-Write
(RWW) Section
Z-pointer
Addresses RWW
Section
Code Located in
NRWW Section
Can be Read During
the Operation
Z-pointer
Addresses NRWW
Section
No Read-While-Write
(NRWW) Section
CPU is Halted
During the Operation
282
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 27-2. Memory Sections
Program Memory
BOOTSZ = '10'
Program Memory
BOOTSZ = '11'
0x0000
No Read-While-Write Section
Read-While-Write Section
End RWW
Start NRWW
Application Flash Section
End Application
Start Boot Loader
Boot Loader Flash Section
Flashend
End RWW
Start NRWW
Application Flash Section
End Application
Start Boot Loader
Flashend
Program Memory
BOOTSZ = '00'
0x0000
No Read-While-Write Section
27.5
End Application
Start Boot Loader
Flashend
Read-While-Write Section
Program Memory
BOOTSZ = '01'
Note:
Read-While-Write Section
End RWW
Start NRWW
No Read-While-Write Section
No Read-While-Write Section
Read-While-Write Section
0x0000
0x0000
Flashend
1. The parameters in the figure above are given in Table 27-7 on page 292.
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 27-2.
BLB0 Mode
BLB02
BLB01
Note:
Protection
Table 27-3.
BLB1 Mode
BLB12
BLB11
SPM is not allowed to write to the Boot Loader section, and LPM
executing from the Application section is not allowed to read
from the Boot Loader section. If Interrupt Vectors are placed in
the Application section, interrupts are disabled while executing
from the Boot Loader section.
Note:
27.6
Protection
Reset Vector = Boot Loader Reset (see Table 27-7 on page 292)
284
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Note:
27.7
15
14
13
12
11
10
ZH (R31)
Z15
Z14
Z13
Z12
Z11
Z10
Z9
Z8
ZL (R30)
Z7
Z6
Z5
Z4
Z3
Z2
Z1
Z0
Since the Flash is organized in pages (see Table 28-11 on page 302), the Program Counter can
be treated as having two different sections. One section, consisting of the least significant bits, is
addressing the words within a page, while the most significant bits are addressing the pages.
This is1 shown in Figure 27-3. Note that the Page Erase and Page Write operations are
addressed independently. Therefore it is of major importance that the Boot Loader software
addresses the same page in both the Page Erase and Page Write operation. Once a programming operation is initiated, the address is latched and the Z-pointer can be used for other
operations.
The only SPM operation that does not use the Z-pointer is Setting the Boot Loader Lock bits.
The content of the Z-pointer is ignored and will have no effect on the operation. The LPM
instruction does also use the Z-pointer to store the address. Since this instruction addresses the
Flash byte-by-byte, also the LSB (bit Z0) of the Z-pointer is used.
Figure 27-3. Addressing the Flash During SPM(1)
BIT
15
ZPCMSB
ZPAGEMSB
Z - REGISTER
1 0
0
PROGRAM
COUNTER
PCMSB
PAGEMSB
PCPAGE
PAGE ADDRESS
WITHIN THE FLASH
PROGRAM MEMORY
PAGE
PCWORD
WORD ADDRESS
WITHIN A PAGE
PAGE
INSTRUCTION WORD
PCWORD[PAGEMSB:0]:
00
01
02
PAGEEND
Note:
27.8
1. The different variables used in Figure 27-3 are listed in Table 27-9 on page 292.
285
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
fer is filled one word at a time using SPM and the buffer can be filled either before the Page
Erase command or between a Page Erase and a Page Write operation:
Alternative 1, fill the buffer before a Page Erase
Fill temporary page buffer
Perform a Page Erase
Perform a Page Write
Alternative 2, fill the buffer after Page Erase
Perform a Page Erase
Fill temporary page buffer
Perform a Page Write
If only a part of the page needs to be changed, the rest of the page must be stored (for example
in the temporary page buffer) before the erase, and then be rewritten. When using alternative 1,
the Boot Loader provides an effective Read-Modify-Write feature which allows the user software
to first read the page, do the necessary changes, and then write back the modified data. If alternative 2 is used, it is not possible to read the old data while loading since the page is already
erased. The temporary page buffer can be accessed in a random sequence. It is essential that
the page address used in both the Page Erase and Page Write operation is addressing the same
page. See Simple Assembly Code Example for a Boot Loader on page 290 for an assembly
code example.
27.8.1
27.8.2
27.8.3
286
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.8.4
27.8.5
27.8.6
27.8.7
R0
BLB12
BLB11
BLB02
BLB01
LB2
LB1
See Table 27-2 and Table 27-3 for how the different settings of the Boot Loader bits affect the
Flash access.
If bits 5...0 in R0 are cleared (zero), the corresponding Lock bit will be programmed if an SPM
instruction is executed within four cycles after BLBSET and SELFPRGEN are set in SPMCSR.
The Z-pointer is dont care during this operation, but for future compatibility it is recommended to
load the Z-pointer with 0x0001 (same as used for reading the lOck bits). For future compatibility it
is also recommended to set bits 7 and 6 in R0 to 1 when writing the Lock bits. When programming the Lock bits the entire Flash can be read during the operation.
27.8.8
27.8.9
287
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
instruction is executed within three CPU cycles after the BLBSET and SELFPRGEN bits are set
in SPMCSR, the value of the Lock bits will be loaded in the destination register. The BLBSET
and SELFPRGEN bits will auto-clear upon completion of reading the Lock bits or if no LPM
instruction is executed within three CPU cycles or no SPM instruction is executed within four
CPU cycles. When BLBSET and SELFPRGEN are cleared, LPM will work as described in the
Instruction set Manual.
Bit
Rd
BLB12
BLB11
BLB02
BLB01
LB2
LB1
The algorithm for reading the Fuse Low byte is similar to the one described above for reading
the Lock bits. To read the Fuse Low byte, load the Z-pointer with 0x0000 and set the BLBSET
and SELFPRGEN bits in SPMCSR. When an LPM instruction is executed within three cycles
after the BLBSET and SELFPRGEN bits are set in the SPMCSR, the value of the Fuse Low byte
(FLB) will be loaded in the destination register as shown below. Refer to Table 28-5 on page 299
for a detailed description and mapping of the Fuse Low byte.
Bit
Rd
FLB7
FLB6
FLB5
FLB4
FLB3
FLB2
FLB1
FLB0
Similarly, when reading the Fuse High byte, load 0x0003 in the Z-pointer. When an LPM instruction is executed within three cycles after the BLBSET and SELFPRGEN bits are set in the
SPMCSR, the value of the Fuse High byte (FHB) will be loaded in the destination register as
shown below. Refer to Table 28-7 on page 299 for detailed description and mapping of the Fuse
High byte.
Bit
Rd
FHB7
FHB6
FHB5
FHB4
FHB3
FHB2
FHB1
FHB0
When reading the Extended Fuse byte, load 0x0002 in the Z-pointer. When an LPM instruction
is executed within three cycles after the BLBSET and SELFPRGEN bits are set in the SPMCSR,
the value of the Extended Fuse byte (EFB) will be loaded in the destination register as shown
below. Refer to Table 28-5 on page 299 for detailed description and mapping of the Extended
Fuse byte.
Bit
Rd
EFB3
EFB2
EFB1
EFB0
Fuse and Lock bits that are programmed, will be read as zero. Fuse and Lock bits that are
unprogrammed, will be read as one.
27.8.10
288
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 27-5.
Signature Byte
Z-Pointer Address
0x0000
0x0002
0x0004
0x0001
Note:
27.8.11
27.8.12
3.7ms
4.5ms
Note:
289
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.8.13
290
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
; return to RWW section
; verify that RWW section is safe to read
Return:
in
temp1, SPMCSR
sbrs temp1, RWWSB
; If RWWSB is set, the RWW section is not ready yet
ret
; re-enable the RWW section
ldi spmcrval, (1<<RWWSRE) | (1<<SELFPRGEN)
call Do_spm
rjmp Return
Do_spm:
; check for previous SPM complete
Wait_spm:
in
temp1, SPMCSR
sbrc temp1, SELFPRGEN
rjmp Wait_spm
; input: spmcrval determines SPM action
; disable interrupts if enabled, store status
in
temp2, SREG
cli
; check that no EEPROM write access is present
Wait_ee:
sbic EECR, EEPE
rjmp Wait_ee
; SPM timed sequence
out SPMCSR, spmcrval
spm
; restore SREG (to enable interrupts if originally enabled)
out SREG, temp2
ret
291
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.8.14 ATmega88A and ATmega88PA Boot Loader Parameters
In Table 27-7 through Table 27-9, the parameters used in the description of the self programming are given.
Table 27-7.
Boot
Size
Pages
Application
Flash
Section
Boot
Loader
Flash
Section
End
Application
Section
BOOTSZ1
BOOTSZ0
128 words
0x000 - 0xF7F
0xF80 - 0xFFF
0xF7F
0xF80
256 words
0x000 - 0xEFF
0xF00 - 0xFFF
0xEFF
0xF00
512 words
16
0x000 - 0xDFF
0xE00 - 0xFFF
0xDFF
0xE00
1024 words
32
0x000 - 0xBFF
0xC00 - 0xFFF
0xBFF
0xC00
Note:
Table 27-8.
The different BOOTSZ Fuse configurations are shown in Figure 27-2 on page 283.
Section
Pages
Address
96
0x000 - 0xBFF
32
0xC00 - 0xFFF
For details about these two section, see NRWW No Read-While-Write Section on page 281 and RWW Read-WhileWrite Section on page 281
Table 27-9.
Explanation of Different Variables used in Figure 27-3 and the Mapping to the Z-pointer, ATmega88A/88PA
Corresponding
Z-value(1)
Variable
Description
PCMSB
11
PAGEMSB
Most significant bit which is used to address the words within one
page (32 words in a page requires 5 bits PC [4:0]).
ZPCMSB
Z12
ZPAGEMSB
Z5
PCPAGE
PC[11:5]
Z12:Z6
Program counter page address: Page select, for page erase and
page write
PCWORD
PC[4:0]
Z5:Z1
Note:
292
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.8.15 ATmega168A and ATmega168PA Boot Loader Parameters
In Table 27-10 through Table 27-12, the parameters used in the description of the self programming are given.
Table 27-10. Boot Size Configuration, ATmega168A/168PA
Boot
Size
Pages
Application
Flash
Section
Boot
Loader
Flash
Section
End
Application
Section
BOOTSZ1
BOOTSZ0
128 words
0x0000 - 0x1F7F
0x1F80 - 0x1FFF
0x1F7F
0x1F80
256 words
0x0000 - 0x1EFF
0x1F00 - 0x1FFF
0x1EFF
0x1F00
512 words
0x0000 - 0x1DFF
0x1E00 - 0x1FFF
0x1DFF
0x1E00
1024 words
16
0x0000 - 0x1BFF
0x1C00 - 0x1FFF
0x1BFF
0x1C00
Note:
The different BOOTSZ Fuse configurations are shown in Figure 27-2 on page 283.
Pages
Address
112
0x0000 - 0x1BFF
16
0x1C00 - 0x1FFF
For details about these two section, see NRWW No Read-While-Write Section on page 281 and RWW Read-WhileWrite Section on page 281
Table 27-12. Explanation of Different Variables used in Figure 27-3 and the Mapping to the Z-pointer,
ATmega168A/168PA
Corresponding
Z-value(1)
Variable
Description
PCMSB
12
PAGEMSB
ZPCMSB
Z13
ZPAGEMSB
Z6
PCPAGE
PC[12:6]
Z13:Z7
Program counter page address: Page select, for page erase and
page write
PCWORD
PC[5:0]
Z6:Z1
Note:
293
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.8.16 ATmega328 and ATmega328P Boot Loader Parameters
In Table 27-13 through Table 27-15, the parameters used in the description of the self programming are given.
Table 27-13. Boot Size Configuration, ATmega328/328P
Boot
Size
Pages
Application
Flash
Section
Boot
Loader
Flash
Section
End
Application
Section
BOOTSZ1
BOOTSZ0
256 words
0x0000 - 0x3EFF
0x3F00 - 0x3FFF
0x3EFF
0x3F00
512 words
0x0000 - 0x3DFF
0x3E00 - 0x3FFF
0x3DFF
0x3E00
1024 words
16
0x0000 - 0x3BFF
0x3C00 - 0x3FFF
0x3BFF
0x3C00
2048 words
32
0x0000 - 0x37FF
0x3800 - 0x3FFF
0x37FF
0x3800
Note:
The different BOOTSZ Fuse configurations are shown in Figure 27-2 on page 283.
Pages
Address
224
0x0000 - 0x37FF
32
0x3800 - 0x3FFF
For details about these two section, see NRWW No Read-While-Write Section on page 281 and RWW Read-WhileWrite Section on page 281.
Table 27-15. Explanation of Different Variables used in Figure 27-3 and the Mapping to the Z-pointer, ATmega328/328P
Corresponding
Z-value(1)
Variable
Description
PCMSB
13
PAGEMSB
ZPCMSB
Z14
ZPAGEMSB
Z6
PCPAGE
PC[13:6]
Z14:Z7
Program counter page address: Page select, for page erase and
page write
PCWORD
PC[5:0]
Z6:Z1
Note:
294
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
27.9
27.9.1
Register Description
SPMCSR Store Program Memory Control and Status Register
The Store Program Memory Control and Status Register contains the control bits needed to control the Boot Loader operations.
Bit
0x37 (0x57)
SPMIE
RWWSB
RWWSRE
BLBSET
PGWRT
PGERS
SELFPRGEN
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
SPMCSR
ATmega48A/PA/88A/PA/168A/PA/328/P
address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The
PGWRT bit will auto-clear upon completion of a Page Write, or if no SPM instruction is executed
within four clock cycles. The CPU is halted during the entire Page Write operation if the NRWW
section is addressed.
Bit 1 PGERS: Page Erase
If this bit is written to one at the same time as SELFPRGEN, the next SPM instruction within four
clock cycles executes Page Erase. The page address is taken from the high part of the Zpointer. The data in R1 and R0 are ignored. The PGERS bit will auto-clear upon completion of a
Page Erase, or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire Page Write operation if the NRWW section is addressed.
Bit 0 SELFPRGEN: Self Programming Enable
This bit enables the SPM instruction for the next four clock cycles. If written to one together with
either RWWSRE, BLBSET, PGWRT or PGERS, the following SPM instruction will have a special meaning, see description above. If only SELFPRGEN is written, the following SPM
instruction will store the value in R1:R0 in the temporary page buffer addressed by the Z-pointer.
The LSB of the Z-pointer is ignored. The SELFPRGEN bit will auto-clear upon completion of an
SPM instruction, or if no SPM instruction is executed within four clock cycles. During Page Erase
and Page Write, the SELFPRGEN bit remains high until the operation is completed.
Writing any other combination than 10001, 01001, 00101, 00011 or 00001 in the lower
five bits will have no effect.
296
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
28. Memory Programming
28.1
Bit No
Description
Default Value
1 (unprogrammed)
1 (unprogrammed)
BLB12
(2)
1 (unprogrammed)
BLB11
(2)
1 (unprogrammed)
BLB02
(2)
1 (unprogrammed)
BLB01(2)
1 (unprogrammed)
LB2
Lock bit
1 (unprogrammed)
LB1
Lock bit
1 (unprogrammed)
Notes:
Table 28-2.
Protection Type
LB Mode
LB2
LB1
Notes:
1. Program the Fuse bits and Boot Lock bits before programming the LB1 and LB2.
2. 1 means unprogrammed, 0 means programmed
297
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-3.
BLB0 Mode
BLB02
BLB01
BLB1 Mode
BLB12
BLB11
SPM is not allowed to write to the Boot Loader section, and LPM
executing from the Application section is not allowed to read
from the Boot Loader section. If Interrupt Vectors are placed in
the Application section, interrupts are disabled while executing
from the Boot Loader section.
Notes:
28.2
1. Program the Fuse bits and Boot Lock bits before programming the LB1 and LB2.
2. 1 means unprogrammed, 0 means programmed
Fuse Bits
The ATmega48A/PA/88A/PA/168A/PA/328/P has three Fuse bytes. Table 28-5 - Table 28-9
describe briefly the functionality of all the fuses and how they are mapped into the Fuse bytes.
Note that the fuses are read as logical zero, 0, if they are programmed.
Table 28-4.
Bit No
Description
Default Value
SELFPRGEN
1 (unprogrammed)
298
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-5.
Bit No
Description
Default Value
0 (programmed)(1)
BOOTSZ0
0 (programmed)(1)
BOOTRST
1 (unprogrammed)
BOOTSZ1
Note:
1. The default value of BOOTSZ[1:0] results in maximum Boot Size. See Pin Name Mapping on
page 304.
Table 28-6.
Bit No
Description
Default Value
BODLEVEL2(1)
1 (unprogrammed)
(1)
1 (unprogrammed)
(1)
1 (unprogrammed)
BODLEVEL1
BODLEVEL0
Note:
Table 28-7.
Bit No
Description
Default Value
RSTDISBL(1)
1 (unprogrammed)
DWEN
debugWIRE Enable
1 (unprogrammed)
SPIEN(2)
0 (programmed, SPI
programming enabled)
WDTON(3)
1 (unprogrammed)
299
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-7.
Description
Default Value
1 (unprogrammed),
EEPROM not reserved
BODLEVEL2(4)
1 (unprogrammed)
(4)
1 (unprogrammed)
(4)
1 (unprogrammed)
EESAVE
BODLEVEL1
BODLEVEL0
Notes:
1.
2.
3.
4.
Bit No
Table 28-8.
Description
Default Value
1 (unprogrammed)
DWEN
debugWIRE Enable
1 (unprogrammed)
SPIEN(2)
0 (programmed, SPI
programming enabled)
WDTON(3)
1 (unprogrammed)
EESAVE
EEPROM memory is
preserved through the Chip
Erase
1 (unprogrammed), EEPROM
not reserved
0 (programmed)(4)
BOOTSZ0
0 (programmed)(4)
BOOTRST
1 (unprogrammed)
RSTDISBL
BOOTSZ1
Notes:
1.
2.
3.
4.
(1)
Bit No
300
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-9.
Bit No
Description
Default Value
CKDIV8(4)
Divide clock by 8
0 (programmed)
(3)
Clock output
1 (unprogrammed)
SUT1
1 (unprogrammed)(1)
SUT0
0 (programmed)(1)
CKSEL3
0 (programmed)(2)
CKSEL2
0 (programmed)(2)
CKSEL1
1 (unprogrammed)(2)
CKSEL0
0 (programmed)(2)
CKOUT
Note:
1. The default value of SUT1...0 results in maximum start-up time for the default clock source.
See Table 9-12 on page 34 for details.
2. The default setting of CKSEL3...0 results in internal RC Oscillator @ 8MHz. See Table 9-11 on
page 34 for details.
3. The CKOUT Fuse allows the system clock to be output on PORTB0. See Clock Output Buffer
on page 36 for details.
4. See System Clock Prescaler on page 36 for details.
The status of the Fuse bits is not affected by Chip Erase. Note that the Fuse bits are locked if
Lock bit1 (LB1) is programmed. Program the Fuse bits before programming the Lock bits.
28.2.1
28.3
Latching of Fuses
The fuse values are latched when the device enters programming mode and changes of the
fuse values will have no effect until the part leaves Programming mode. This does not apply to
the EESAVE Fuse which will take effect once it is programmed. The fuses are also latched on
Power-up in Normal mode.
Signature Bytes
All Atmel microcontrollers have a three-byte signature code which identifies the device. This
code can be read in both serial and parallel mode, also when the device is locked. The three
bytes reside in a separate address space. For the ATmega48A/PA/88A/PA/168A/PA/328/P the
signature bytes are given in Table 28-10.
Table 28-10. Device ID
Signature Bytes Address
Part
0x000
0x001
0x002
ATmega48A
0x1E
0x92
0x05
ATmega48PA
0x1E
0x92
0x0A
ATmega88A
0x1E
0x93
0x0A
ATmega88PA
0x1E
0x93
0x0F
ATmega168A
0x1E
0x94
0x06
301
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-10. Device ID
Signature Bytes Address
28.4
Part
0x000
0x001
0x002
ATmega168PA
0x1E
0x94
0x0B
ATmega328
0x1E
0x95
0x14
ATmega328P
0x1E
0x95
0x0F
Calibration Byte
The ATmega48A/PA/88A/PA/168A/PA/328/P has a byte calibration value for the Internal RC
Oscillator. This byte resides in the high byte of address 0x000 in the signature address space.
During reset, this byte is automatically written into the OSCCAL Register to ensure correct frequency of the calibrated RC Oscillator.
28.5
Page Size
Table 28-11. No. of Words in a Page and No. of Pages in the Flash
Flash Size
Page Size
PCWORD
No. of
Pages
PCPAGE
PCMSB
ATmega48A
2K words
(4Kbytes)
32 words
PC[4:0]
64
PC[10:5]
10
ATmega48PA
2K words
(4Kbytes)
32 words
PC[4:0]
64
PC[10:5]
10
ATmega88A
4K words
(8Kbytes)
32 words
PC[4:0]
128
PC[11:5]
11
ATmega88PA
4K words
(8Kbytes)
32 words
PC[4:0]
128
PC[11:5]
11
64 words
PC[5:0]
128
PC[12:6]
12
64 words
PC[5:0]
128
PC[12:6]
12
Device
ATmega168A
ATmega168PA
8K words
(16Kbytes)
8K words
(16Kbytes)
ATmega328
16K words
(32Kbytes)
64 words
PC[5:0]
256
PC[13:6]
13
ATmega328P
16K words
(32Kbytes)
64 words
PC[5:0]
256
PC[13:6]
13
Table 28-12. No. of Words in a Page and No. of Pages in the EEPROM
Device
EEPROM
Size
Page
Size
PCWORD
No. of
Pages
PCPAGE
EEAMSB
ATmega48A
256bytes
4bytes
EEA[1:0]
64
EEA[7:2]
ATmega48PA
256bytes
4bytes
EEA[1:0]
64
EEA[7:2]
ATmega88A
512bytes
4bytes
EEA[1:0]
128
EEA[8:2]
ATmega88PA
512bytes
4bytes
EEA[1:0]
128
EEA[8:2]
302
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-12. No. of Words in a Page and No. of Pages in the EEPROM
28.6
Device
EEPROM
Size
Page
Size
PCWORD
No. of
Pages
PCPAGE
EEAMSB
ATmega168A
512bytes
4bytes
EEA[1:0]
128
EEA[8:2]
ATmega168PA
512bytes
4bytes
EEA[1:0]
128
EEA[8:2]
ATmega328
1Kbytes
4bytes
EEA[1:0]
256
EEA[9:2]
ATmega328P
1Kbytes
4bytes
EEA[1:0]
256
EEA[9:2]
28.6.1
Signal Names
In this section, some pins of the ATmega48A/PA/88A/PA/168A/PA/328/P are referenced by signal names describing their functionality during parallel programming, see Figure 28-1 and Table
28-13. Pins not described in the following table are referenced by pin names.
The XA1/XA0 pins determine the action executed when the XTAL1 pin is given a positive pulse.
The bit coding is shown in Table 28-15.
When pulsing WR or OE, the command loaded determines the action executed. The different
Commands are shown in Table 28-16.
Figure 28-1. Parallel Programming
+4.5 - 5.5V
RDY/BSY
PD1
OE
PD2
WR
PD3
BS1
PD4
XA0
PD5
XA1
PD6
PAGEL
PD7
+12 V
BS2
VCC
+4.5 - 5.5V
AVCC
PC[1:0]:PB[5:0]
DATA
RESET
PC2
XTAL1
GND
Note:
VCC - 0.3V < AVCC < VCC + 0.3V, however, AVCC should always be within 4.5 - 5.5V
303
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-13. Pin Name Mapping
Signal Name in
Programming Mode
Pin Name
I/O
Function
RDY/BSY
PD1
OE
PD2
WR
PD3
BS1
PD4
XA0
PD5
XA1
PD6
PAGEL
PD7
BS2
PC2
DATA
{PC[1:0]: PB[5:0]}
I/O
Symbol
Value
PAGEL
Prog_enable[3]
XA1
Prog_enable[2]
XA0
Prog_enable[1]
BS1
Prog_enable[0]
XA0
Load Flash or EEPROM Address (High or low address byte determined by BS1).
Load Data (High or Low data byte for Flash determined by BS1).
Load Command
No Action, Idle
Command Executed
1000 0000
Chip Erase
0100 0000
0010 0000
0001 0000
Write Flash
0001 0001
Write EEPROM
304
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-16. Command Byte Bit Coding
Command Byte
28.7
28.7.1
Command Executed
0000 1000
0000 0100
0000 0010
Read Flash
0000 0011
Read EEPROM
Parallel Programming
Enter Programming Mode
The following algorithm puts the device in Parallel (High-voltage) Programming mode:
1. Set Prog_enable pins listed in Table 28-14 on page 304 to 0000, RESET pin to 0V and
VCC to 0V.
2. Apply 4.5 - 5.5V between VCC and GND.
Ensure that VCC reaches at least 1.8V within the next 20 s.
3. Wait 20 - 60 s, and apply 11.5 - 12.5V to RESET.
4. Keep the Prog_enable pins unchanged for at least 10s after the High-voltage has been
applied to ensure the Prog_enable Signature has been latched.
5. Wait at least 300 s before giving any parallel programming commands.
6. Exit Programming mode by power the device down or by bringing RESET pin to 0V.
If the rise time of the VCC is unable to fulfill the requirements listed above, the following alternative algorithm can be used.
1. Set Prog_enable pins listed in Table 28-14 on page 304 to 0000, RESET pin to 0V and
VCC to 0V.
2. Apply 4.5 - 5.5V between VCC and GND.
3. Monitor VCC, and as soon as VCC reaches 0.9 - 1.1V, apply 11.5 - 12.5V to RESET.
4. Keep the Prog_enable pins unchanged for at least 10s after the High-voltage has been
applied to ensure the Prog_enable Signature has been latched.
5. Wait until VCC actually reaches 4.5 -5.5V before giving any parallel programming
commands.
6. Exit Programming mode by power the device down or by bringing RESET pin to 0V.
28.7.2
305
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
28.7.3
Chip Erase
The Chip Erase will erase the Flash and EEPROM(1) memories plus Lock bits. The Lock bits are
not reset until the program memory has been completely erased. The Fuse bits are not
changed. A Chip Erase must be performed before the Flash and/or EEPROM are
reprogrammed.
Note:
1. The EEPRPOM memory is preserved during Chip Erase if the EESAVE Fuse is programmed.
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
While the lower bits in the address are mapped to words within the page, the higher bits address
the pages within the FLASH. This is illustrated in Figure 28-2 on page 307. Note that if less than
eight bits are required to address words in the page (pagesize < 256), the most significant bit(s)
in the address low byte are used to address the page when performing a Page Write.
G. Load Address High byte
1. Set XA1, XA0 to 00. This enables address loading.
2. Set BS1 to 1. This selects high address.
3. Set DATA = Address high byte (0x00 - 0xFF).
4. Give XTAL1 a positive pulse. This loads the address high byte.
H. Program Page
1. Give WR a negative pulse. This starts programming of the entire page of data. RDY/BSY
goes low.
2. Wait until RDY/BSY goes high (See Figure 28-3 for signal waveforms).
I. Repeat B through H until the entire Flash is programmed or until all data has been
programmed.
J. End Page Programming
1. 1. Set XA1, XA0 to 10. This enables command loading.
2. Set DATA to 0000 0000. This is the command for No Operation.
3. Give XTAL1 a positive pulse. This loads the command, and the internal write signals are
reset.
Figure 28-2. Addressing the Flash Which is Organized in Pages(1)
PROGRAM
COUNTER
PCMSB
PAGEMSB
PCPAGE
PAGE ADDRESS
WITHIN THE FLASH
PROGRAM MEMORY
PAGE
PCWORD
WORD ADDRESS
WITHIN A PAGE
PAGE
INSTRUCTION WORD
PCWORD[PAGEMSB:0]:
00
01
02
PAGEEND
Note:
307
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 28-3. Programming the Flash Waveforms(1)
F
DATA
0x10
ADDR. LOW
C
DATA LOW
DATA HIGH
XX
B
ADDR. LOW
DATA LOW
DATA HIGH
E
XX
G
ADDR. HIGH
H
XX
XA1
XA0
BS1
XTAL1
WR
RDY/BSY
RESET +12V
OE
PAGEL
BS2
Note:
28.7.5
308
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 28-4. Programming the EEPROM Waveforms
K
DATA
0x11
ADDR. HIGH
B
ADDR. LOW
C
DATA
E
XX
B
ADDR. LOW
C
DATA
XX
XA1
XA0
BS1
XTAL1
WR
RDY/BSY
RESET +12V
OE
PAGEL
BS2
28.7.6
28.7.7
28.7.8
28.7.9
309
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
1. A: Load Command 0100 0000.
2. C: Load Data Low Byte. Bit n = 0 programs and bit n = 1 erases the Fuse bit.
3. Set BS1 to 1 and BS2 to 0. This selects high data byte.
4. Give WR a negative pulse and wait for RDY/BSY to go high.
5. Set BS1 to 0. This selects low data byte.
28.7.10
DATA
0x40
DATA
XX
0x40
DATA
XX
0x40
DATA
XX
XA1
XA0
BS1
BS2
XTAL1
WR
RDY/BSY
RESET +12V
OE
PAGEL
28.7.11
310
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
28.7.12
0
Extended Fuse Byte
1
DATA
BS2
0
Lock Bits
BS1
BS2
28.7.13
28.7.14
311
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
28.7.15
28.8
Serial Downloading
Both the Flash and EEPROM memory arrays can be programmed using the serial SPI bus while
RESET is pulled to GND. The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RESET is set low, the Programming Enable instruction needs to be executed first
before program/erase operations can be executed. NOTE, in Table 28-17 on page 313, the pin
mapping for SPI programming is listed. Not all parts use the SPI pins dedicated for the internal
SPI interface.
Figure 28-7. Serial Programming and Verify(1)
+1.8 - 5.5V
VCC
+1.8 - 5.5V(2)
MOSI
AVCC
MISO
SCK
XTAL1
RESET
GND
Notes:
1. If the device is clocked by the internal Oscillator, it is no need to connect a clock source to the
XTAL1 pin.
2. VCC - 0.3V < AVCC < VCC + 0.3V, however, AVCC should always be within 1.8 - 5.5V
When programming the EEPROM, an auto-erase cycle is built into the self-timed programming
operation (in the Serial mode ONLY) and there is no need to first execute the Chip Erase
instruction. The Chip Erase operation turns the content of every memory location in both the
Program and EEPROM arrays into 0xFF.
Depending on CKSEL Fuses, a valid clock must be present. The minimum low and high periods
for the serial clock (SCK) input are defined as follows:
Low: > 2 CPU clock cycles for fck < 12MHz, 3 CPU clock cycles for fck 12MHz
High: > 2 CPU clock cycles for fck < 12MHz, 3 CPU clock cycles for fck 12MHz
312
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
28.8.1
28.8.2
Symbol
Pins
I/O
Description
MOSI
PB3
Serial Data in
MISO
PB4
SCK
PB5
Serial Clock
313
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
not used, the used must wait at least tWD_EEPROM before issuing the next byte (See Table
28-18). In a chip erased device, no 0xFF in the data file(s) need to be programmed.
6. Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO.
7. At the end of the programming session, RESET can be set high to commence normal
operation.
8. Power-off sequence (if needed):
Set RESET to 1.
Turn VCC power off.
Table 28-18. Typical Wait Delay Before Writing the Next Flash or EEPROM Location
28.8.3
Symbol
tWD_FLASH
4.5ms
tWD_EEPROM
3.6ms
tWD_ERASE
9.0ms
Byte 1
Byte 2
Byte 3
Byte4
Programming Enable
$AC
$53
$00
$00
$AC
$80
$00
$00
Poll RDY/BSY
$F0
$00
$00
$4D
$00
Extended adr
$00
$48
$00
adr LSB
$40
$00
adr LSB
$C1
$00
0000 000aa
data byte in
$28
adr MSB
adr LSB
$20
adr MSB
adr LSB
$A0
0000 00aa
aaaa aaaa
$58
$00
$00
$30
$00
0000 000aa
$50
$00
$00
$58
$08
$00
$50
$08
$00
Load Instructions
Read Instructions
314
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 28-19. Serial Programming Instruction Set (Hexadecimal values) (Continued)
Instruction Format
Instruction/Operation
Byte 1
Byte 2
Byte 3
Byte4
$38
$00
$00
$4C
adr MSB(8)
adr LSB(8)
$00
$C0
0000 00aa
aaaa aaaa
data byte in
$C2
0000 00aa
aaaa aa00
$00
$AC
$E0
$00
data byte in
$AC
$A0
$00
data byte in
$AC
$A8
$00
data byte in
$AC
$A4
$00
data byte in
Write Instructions
Notes:
1.
2.
3.
4.
5.
6.
7.
8.
(6)
If the LSB in RDY/BSY data byte out is 1, a programming operation is still pending. Wait until
this bit returns 0 before the next instruction is carried out.
Within the same page, the low data byte must be loaded prior to the high data byte.
After data is loaded to the page buffer, program the EEPROM page, see Figure 28-8 on page
316.
315
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 28-8. Serial Programming Instruction example
Serial Programming Instruction
Load Program Memory Page (High/Low Byte)/
Load EEPROM Memory Page (page access)
Byte 1
Byte 2
Adr MSB
A
Bit 15 B
Byte 3
Byte 1
Byte 4
Byte 2
Adr LSB
Adr MSB
Bit 15 B
Byte 3
Byte 4
Adrr LSB
B
0
Page Buffer
Page Offset
Page 0
Page 1
Page 2
Page Number
Page N-1
Program Memory/
EEPROM Memory
28.8.4
MSB
LSB
MSB
LSB
For characteristics of the SPI module see SPI Timing Characteristics on page 325.
316
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29. Electrical Characteristics
29.1
*NOTICE:
29.2
DC Characteristics
Table 29-1.
Symbol
Common DC characteristics TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
Condition
Min.
Typ.
Max.
(1)
Units
VIL
-0.5
-0.5
0.2VCC
0.3VCC(1)
VIH
0.7VCC(2)
0.6VCC(2)
VCC + 0.5
VCC + 0.5
VIL1
-0.5
0.1VCC(1)
VIH1
0.8VCC(2)
0.7VCC(2)
VCC + 0.5
VCC + 0.5
VIL2
-0.5
0.1VCC(1)
VIH2
0.9VCC(2)
VCC + 0.5
VIL3
-0.5
-0.5
0.2VCC(1)
0.3VCC(1)
VIH3
0.7VCC(2)
0.6VCC(2)
VCC + 0.5
VCC + 0.5
VOL
0.9
0.6
VOH
IIL
Input Leakage
Current I/O Pin
IIH
Input Leakage
Current I/O Pin
4.2
2.3
317
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 29-1.
Common DC characteristics TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted) (Continued)
Symbol
Parameter
RRST
RPU
VACIO
Analog Comparator
Input Offset Voltage
VCC = 5V
Vin = VCC/2
IACLK
Analog Comparator
Input Leakage Current
VCC = 5V
Vin = VCC/2
tACID
Analog Comparator
Propagation Delay
VCC = 2.7V
VCC = 4.0V
Notes:
Condition
Typ.
Max.
Units
30
60
20
50
40
mV
50
nA
<10
-50
750
500
ns
1. Max means the highest value where the pin is guaranteed to be read as low
2. Min. means the lowest value where the pin is guaranteed to be read as high
3. Although each I/O port can source more than the test conditions (20mA at VCC = 5V, 10mA at VCC = 3V) under steady state
conditions (non-transient), the following must be observed:
ATmega48A/PA/88A/PA/168A/PA/328/P:
1] The sum of all IOH, for ports C0 - C5, D0- D4, ADC7, RESET should not exceed 150mA.
2] The sum of all IOH, for ports B0 - B5, D5 - D7, ADC6, XTAL1, XTAL2 should not exceed 150mA.
If IIOH exceeds the test condition, VOH may exceed the related specification. Pins are not guaranteed to source current
greater than the listed test condition.
4. Although each I/O port can sink more than the test conditions (20 mA at VCC = 5V, 10 mA at VCC = 3V) under steady state
conditions (non-transient), the following must be observed:
ATmega48A/PA/88A/PA/168A/PA/328/P:
1] The sum of all IOL, for ports C0 - C5, ADC7, ADC6 should not exceed 100 mA.
2] The sum of all IOL, for ports B0 - B5, D5 - D7, XTAL1, XTAL2 should not exceed 100 mA.
3] The sum of all IOL, for ports D0 - D4, RESET should not exceed 100 mA.
If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater
than the listed test condition.
29.2.1
ATmega48A DC Characteristics
Table 29-2.
Symbol
ATmega48A DC characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
Typ.(2)
Max.
Units
0.2
0.55
mA
1.2
3.5
mA
4.0
12
mA
0.03
0.5
mA
0.21
1.5
mA
0.9
5.5
mA
0.75
0.9
3.9
15
0.1
Condition
ICC
(3)
Power-save mode
Power-down mode(3)
Notes:
Min.
Min.
318
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.2.2
ATmega48PA DC Characteristics
Table 29-3.
Symbol
ATmega48PA Dc characteristics TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
ICC
(3)
Power-save mode
Power-down mode(3)
Notes:
Max.
Units
0.2
0.5
mA
1.2
2.5
mA
4.0
mA
0.03
0.15
mA
0.21
0.7
mA
0.9
2.7
mA
0.75
0.9
3.9
0.1
Min.
29.2.3
ATmega88A DC Characteristics
Table 29-4.
Symbol
ATmega88A DC characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
Typ.(2)
Max.
Units
0.2
0.55
mA
1.2
3.5
mA
4.1
12
mA
0.03
0.5
mA
0.18
1.5
mA
0.8
5.5
mA
0.8
0.9
3.9
15
0.1
Condition
ICC
(3)
Power-save mode
Power-down mode(3)
Notes:
Typ.(2)
Condition
Min.
319
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.2.4
ATmega88PA DC Characteristics
Table 29-5.
Symbol
ATmega88PA DC characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
ICC
(3)
Power-save mode
Power-down mode(3)
Notes:
Max.
Units
0.2
0.5
mA
1.2
2.5
mA
4.1
mA
0.03
0.15
mA
0.18
0.7
mA
0.8
2.7
mA
0.8
0.9
3.9
0.1
Min.
29.2.5
ATmega168A DC Characteristics
Table 29-6.
Symbol
ATmega168A Dc characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
Typ.(2)
Max.
Units
0.2
0.55
mA
1.2
3.5
mA
4.2
12
mA
0.03
0.5
mA
0.2
1.5
mA
0.9
5.5
0.75
0.83
4.1
15
0.1
Condition
ICC
(3)
Power-save mode
Power-down mode(3)
Notes:
Typ.(2)
Condition
Min.
320
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.2.6
ATmega168PA DC Characteristics
Table 29-7.
Symbol
ATmega168PA Dc characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
ICC
(3)
Power-save mode
Power-down mode(3)
Notes:
Max.
Units
0.2
0.5
mA
1.2
2.5
mA
4.2
mA
0.03
0.15
mA
0.2
0.7
mA
0.9
2.7
0.75
0.83
4.1
0.1
Min.
29.2.7
ATmega328 DC Characteristics
Table 29-8.
Symbol
ATmega328 Dc characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
Typ.(2)
Max.
Units
0.3
0.55
mA
1.7
3.5
mA
5.2
12
mA
0.04
0.5
mA
0.3
1.5
mA
1.2
5.5
mA
0.8
0.9
4.2
15
0.1
Condition
ICC
(3)(4)
Power-save mode
Power-down mode(3)
Notes:
Typ.(2)
Condition
Min.
321
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.2.8
ATmega328P DC Characteristics
Table 29-9.
Symbol
ATmega328P Dc characteristics - TA = -40C to 85C, VCC = 1.8V to 5.5V (unless otherwise noted)
Parameter
ICC
(3)(4)
Power-save mode
Power-down mode(3)
Notes:
1.
2.
3.
4.
29.3
Speed Grades
Typ.(2)
Max.
Units
0.3
0.5
mA
1.7
2.5
mA
5.2
mA
0.04
0.15
mA
0.3
0.7
mA
1.2
2.7
mA
0.8
1.6
0.9
2.6
4.2
0.1
Condition
Min.
Maximum frequency is dependent on VCC. As shown in Figure 29-1, the Maximum Frequency vs.
VCC curve is linear between 1.8V < VCC < 2.7V and between 2.7V < VCC < 4.5V.
Figure 29-1. Maximum Frequency vs. VCC
20 MHz
10 MHz
1.8V
2.7V
4.5V
5.5V
322
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.4
Clock Characteristics
29.4.1
VCC
Temperature
Calibration Accuracy
Factory
Calibration
8.0MHz
3V
25C
10%
User
Calibration
7.3 - 8.1MHz
1.8V - 5.5V
-40C - 85C
1%
29.4.2
V IH1
V IL1
29.4.3
Min.
Max.
Min.
Max.
Min.
Max.
Units
10
20
MHz
Symbol
Parameter
1/tCLCL
Oscillator Frequency
tCLCL
Clock Period
250
100
50
ns
tCHCX
High Time
100
40
20
ns
tCLCX
Low Time
100
40
20
ns
tCLCH
Rise Time
2.0
1.6
0.5
tCHCL
Fall Time
2.0
1.6
0.5
tCLCL
Note:
All DC Characteristics contained in this datasheet are based on simulation and characterization of other AVR microcontrollers
manufactured in the same process technology. These values are preliminary values representing design targets, and will be
updated after characterization of actual silicon.
323
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.5
Parameter
Min.
Typ
Max
Units
1.1
1.4
1.6
0.6
1.3
1.6
SRON
0.01
10
V/ms
VRST
0.2 VCC
0.9 VCC
tRST
2.5
VPOT
50
mV
tBOD
VBG
VCC=2.7
TA=25C
tBG
IBG
VHYST
Notes:
1.0
1.1
1.2
VCC=2.7
TA=25C
40
70
VCC=2.7
TA=25C
10
Min. VBOT
111
Typ VBOT
Max VBOT
Units
BOD Disabled
110
1.7
1.8
2.0
101
2.5
2.7
2.9
100
4.1
4.3
4.5
011
010
001
Reserved
000
Notes:
1. VBOT may be below nominal minimum operating voltage for some devices. For devices where this is the case, the device is
tested down to VCC = VBOT during the production test. This guarantees that a Brown-Out Reset will occur before VCC drops to
a voltage where correct operation of the microcontroller is no longer guaranteed. The test is performed using
BODLEVEL = 110, 101 and 100.
2. VBOT tested at 25C and 85C in production
324
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.6
Mode
SCK period
Master
SCK high/low
Master
Rise/Fall time
Master
3.6
Setup
Master
10
Hold
Master
10
Out to SCK
Master
0.5 tsck
SCK to out
Master
10
Master
10
SS low to out
Slave
15
10
SCK period
Slave
4 tck
11
SCK high/low(1)
Slave
2 tck
12
Rise/Fall time
Slave
13
Setup
Slave
10
14
Hold
Slave
tck
15
SCK to out
Slave
16
SCK to SS high
Slave
17
SS high to tri-state
Slave
18
SS low to SCK
Slave
Note:
Min.
Typ
Max
ns
1600
15
20
10
20
325
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 29-3. SPI Interface Timing Requirements (Master Mode)
SS
6
SCK
(CPOL = 0)
2
SCK
(CPOL = 1)
4
MISO
(Data Input)
MSB
...
LSB
8
MOSI
(Data Output)
MSB
...
LSB
16
SCK
(CPOL = 0)
11
11
SCK
(CPOL = 1)
13
MOSI
(Data Input)
14
12
MSB
...
LSB
15
MISO
(Data Output)
MSB
17
...
LSB
326
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.7
Table 29-15 describes the requirements for devices connected to the 2-wire Serial Bus. The
ATmega48A/PA/88A/PA/168A/PA/328/P 2-wire Serial Interface meets or exceeds these requirements under the noted
conditions.
Timing symbols refer to Figure 29-5.
Table 29-15. Two-wire Serial Bus Requirements
Symbol
Parameter
VIL
Min.
Max
Units
Input Low-voltage
-0.5
0.3 VCC
VIH
Input High-voltage
0.7 VCC
VCC + 0.5
Vhys(1)
0.05 VCC(2)
VOL(1)
Output Low-voltage
tr(1)
tSP(1)
Ii
Ci(1)
Rp
0.4
20 + 0.1Cb
(3)(2)
300
ns
20 + 0.1Cb
(3)(2)
250
ns
50(2)
ns
-10
10
10
pF
400
kHz
fSCL 100kHz
V CC 0,4V
---------------------------3mA
1000ns
----------------Cb
V CC 0,4V
---------------------------3mA
300ns
-------------Cb
fSCL 100kHz
4.0
0.6
fSCL 100kHz
4.7
1.3
fSCL 100kHz
4.0
0.6
fSCL 100kHz
4.7
0.6
fSCL 100kHz
3.45
0.9
fSCL 100kHz
250
ns
100
ns
fSCL 100kHz
4.0
0.6
fSCL 100kHz
4.7
1.3
tof(1)
fSCL
Condition
tHD;STA
tLOW
tHIGH
tSU;STA
tHD;DAT
tSU;DAT
tSU;STO
tBUF
(3)
(5)
327
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Notes:
1.
2.
3.
4.
5.
tHIGH
tLOW
tr
tLOW
SCL
tSU;STA
SDA
tHD;STA
tHD;DAT
tSU;DAT
tSU;STO
tBUF
328
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.8
ADC Characteristics
Parameter
Condition
Min.
Resolution
VIN
Units
Bits
LSB
4.5
LSB
LSB
4.5
LSB
0.5
LSB
Differential Non-Linearity
(DNL)
0.25
LSB
Gain Error
LSB
Offset Error
LSB
Conversion Time
Clock Frequency
VREF
Max
10
AVCC(1)
Typ
13
260
50
1000
kHz
VCC - 0.3
VCC + 0.3
1.0
AVCC
GND
VREF
Input Bandwidth
38.5
VINT
RREF
32
RAIN
100
Note:
1.0
1.1
kHz
1.2
329
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
29.9
Parameter
Min.
VPP
11.5
IPP
tDVXH
67
ns
tXLXH
200
ns
tXHXL
150
ns
tXLDX
67
ns
tXLWL
ns
tXLPH
ns
tPLXH
150
ns
tBVPH
67
ns
tPHPL
150
ns
tPLBX
67
ns
tWLBX
67
ns
tPLWL
67
ns
tBVWL
67
ns
tWLWH
150
ns
tWLRL
tWLRH
(2)
Max
Units
12.5
250
3.7
4.5
ms
7.5
ms
tWLRH_CE
tXLOL
tBVDV
tOLDV
tOHDZ
Notes:
Typ
ns
250
ns
250
ns
250
ns
1.
tWLRH is valid for the Write Flash, Write EEPROM, Write Fuse bits and Write Lock bits
commands.
2. tWLRH_CE is valid for the Chip Erase command.
330
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 29-6. Parallel Programming Timing, Including some General Timing Requirements
tXLWL
tXHXL
XTAL1
tDVXH
tXLDX
tPLBX t BVWL
tBVPH
PAGEL
tWLBX
tPHPL
tWLWH
WR
tPLWL
WLRL
RDY/BSY
tWLRH
Figure 29-7. Parallel Programming Timing, Loading Sequence with Timing Requirements(1)
LOAD ADDRESS
(LOW BYTE)
LOAD DATA
(LOW BYTE)
tXLPH
t XLXH
LOAD ADDRESS
(LOW BYTE)
tPLXH
XTAL1
BS1
PAGEL
DATA
XA0
XA1
Note:
1. The timing requirements shown in Figure 29-6 (i.e., tDVXH, tXHXL, and tXLDX) also apply to loading operation.
Figure 29-8. Parallel Programming Timing, Reading Sequence (within the Same Page) with
Timing Requirements(1)
LOAD ADDRESS
(LOW BYTE)
READ DATA
(LOW BYTE)
READ DATA
(HIGH BYTE)
LOAD ADDRESS
(LOW BYTE)
tXLOL
XTAL1
tBVDV
BS1
tOLDV
OE
DATA
tOHDZ
XA0
XA1
Note:
1. The timing requirements shown in Figure 29-6 (i.e., tDVXH, tXHXL, and tXLDX) also apply to reading operation.
331
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30. Typical Characteristics
The following charts show typical behavior. These figures are not tested during manufacturing.
All current consumption measurements are performed with all I/O pins configured as inputs and
with internal pull-ups enabled. A square wave generator with rail-to-rail output is used as clock
source.
All Active- and Idle current consumption measurements are done with all bits in the PRR register
set and thus, the corresponding I/O modules are turned off. Also the Analog Comparator is disabled during these measurements. The ATmega88PA: Supply Current of IO Modules on page
413 and page 463 shows the additional current consumption compared to ICC Active and ICC Idle
for every I/O module controlled by the Power Reduction Register. See Power Reduction Register on page 43 for details.
The power consumption in Power-down mode is independent of clock selection.
The current consumption is a function of several factors such as: operating voltage, operating
frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency.
The current drawn from capacitive loaded pins may be estimated (for one pin) as CL*VCC*f where
CL = load capacitance, VCC = operating voltage and f = average switching frequency of I/O pin.
The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to
function properly at frequencies higher than the ordering code indicates.
The difference between current consumption in Power-down mode with Watchdog Timer
enabled and Power-down mode with Watchdog Timer disabled represents the differential current drawn by the Watchdog Timer.
332
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1
30.1.1
5.5 V
ICC (mA)
0.8
5.0 V
4.5 V
0.6
4.0 V
3.3 V
0.4
2.7 V
0.2
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
10
5.0 V
ICC (mA)
4.5 V
4.0 V
4
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
333
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-3. ATmega48A: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.14
85 C
-40 C
25 C
0.12
ICC (mA)
0.1
0.08
0.06
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-4. ATmega48A: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
334
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-5. ATmega48A: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
85 C
5
25 C
-40 C
ICC (mA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.1.2
5.5 V
ICC (mA)
0.14
0.12
5.0 V
0.1
4.5 V
0.08
4.0 V
0.06
3.3 V
0.04
2.7 V
1.8 V
0.02
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
335
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-7. ATmega48A: Idle Supply Current vs. Frequency (1-20MHz)
3
5.5 V
2.5
5.0 V
ICC (mA)
4.5 V
1.5
4.0 V
1
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-8. ATmega48A: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.042
85 C
0.035
25 C
ICC (mA)
0.028
-40 C
0.021
0.014
0.007
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
336
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-9. ATmega48A: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.35
85 C
25 C
-40 C
0.3
ICC (mA)
0.25
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-10. ATmega48A: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
85 C
1.2
25 C
-40 C
1
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
337
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.3
PRUSART0
2.9uA
20.7uA
97.4uA
PRTWI
6.0uA
44.8uA
219.7uA
PRTIM2
5.0uA
34.5uA
141.3uA
PRTIM1
3.6uA
24.4uA
107.7uA
PRTIM0
1.4uA
9.5uA
38.4uA
PRSPI
5.0uA
38.0uA
190.4uA
PRADC
6.1uA
47.4uA
244.7uA
Table 30-2.
PRR bit
PRUSART0
1.8%
11.4%
PRTWI
3.9%
20.6%
PRTIM2
2.9%
15.7%
PRTIM1
2.1%
11.2%
PRTIM0
0.8%
4.2%
PRSPI
3.3%
17.6%
PRADC
4.2%
22.1%
It is possible to calculate the typical current consumption based on the numbers from Table 30-2
on page 338 for other VCC and frequency settings than listed in Table 30-1 on page 338.
30.1.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-4 on page 363, third column, we see that we need
to add 11.2% for the TIMER1, 22.1% for the ADC, and 17.6% for the SPI module. Reading from
Figure 30-53 on page 360, we find that the idle current consumption is ~0.028 mA at VCC = 2.0V
and F = 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI enabled,
gives:
I CC total 0.028 mA (1 + 0.112 + 0.221 + 0.176) 0.042 mA
338
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.4
85 C
1
ICC (uA)
0.8
0.6
0.4
-40 C
25 C
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-12. ATmega48A: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
8
-40 C
85 C
25 C
ICC (uA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
339
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.5
85 C
ICC (uA)
1.6
25 C
1.2
-40 C
0.8
0.4
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.1.6
6MHz_xtal
6MHz_res
0.14
0.12
4MHz_res
4MHz_xtal
ICC (mA)
0.1
0.08
2MHz_res
2MHz_xtal
0.06
450kHz_res
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
340
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.7
Pin Pull-Up
Figure 30-15. ATmega48A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
50
IOP (uA)
40
30
20
10
25 C
85 C
-40 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-16. ATmega48A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
70
60
IOP (uA)
50
40
30
20
25 C
85 C
-40 C
10
0
0
0.5
1.5
2.5
VOP (V)
341
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-17. ATmega48A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5V)
140
120
IOP (uA)
100
80
60
40
25 C
85 C
-40 C
20
0
0
VOP (V)
Figure 30-18. ATmega48A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 1.8V))
35
30
IRESET (uA)
25
20
15
10
25 C
5
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET (V)
342
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-19. ATmega48A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 2.7 V)
60
50
IRESET (uA)
40
30
20
25 C
-40 C
85 C
10
0
0
0.5
1.5
2.5
VRESET (V)
Figure 30-20. ATmega48A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5V)
120
100
IRESET (uA)
80
60
40
20
25 C
-40 C
85 C
0
0
0.5
1.5
2.5
3.5
4.5
VRESET (V)
343
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.8
85 C
0.8
25 C
VOL (V)
0.6
-40 C
0.4
0.2
0
0
12
16
20
IOL (mA)
Figure 30-22. ATmega48A: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
-40 C
VOL (V)
0.4
0.3
0.2
0.1
0
0
12
16
20
IOL (mA)
344
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-23. ATmega48A: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
VOH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
12
16
20
IOH (mA)
Figure 30-24. ATmega48A: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5
4.9
4.8
VOH (V)
4.7
4.6
-40 C
4.5
25 C
4.4
85 C
4.3
4.2
0
12
16
20
IOH (mA)
345
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.9
-40 C
25 C
85 C
2.5
Threshold (V)
1.5
1
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-26. ATmega48A: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
-40 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
346
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-27. ATmega48A: I/O Pin Input Hysteresis vs. VCC
0.6
25 C
85 C
-40 C
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-28. ATmega48A: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
-40 C
25 C
85 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
347
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-29. )ATmega48A: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
-40 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
85 C
25 C
-40 C
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
348
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.10
BOD Threshold
Figure 30-31. ATmega48A: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.85
Rising Vcc
1.84
Threshold (V)
1.83
1.82
Falling Vcc
1.81
1.8
1.79
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
Rising Vcc
2.74
Threshold (V)
2.72
2.7
2.68
Falling Vcc
2.66
2.64
2.62
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
349
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-33. ATmega48A: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.36
Rising Vcc
4.34
Threshold (V)
4.32
4.3
4.28
Falling Vcc
4.26
4.24
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
1.102
85 C
1.1
25 C
1.098
1.096
-40 C
1.094
1.092
1.09
1.5
2.5
3.5
4.5
5.5
VCC (V)
350
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.11
FRC (kHz)
112
110
2.7 V
3.3 V
4.0 V
5.5 V
108
106
104
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
FRC (kHz)
116
114
-40 C
112
25 C
110
108
85 C
106
1.5
2.5
3.5
4.5
5.5
VCC (V)
351
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-37. ATmega48A: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8.2
85 C
8.1
FRC (MHz)
25 C
7.9
7.8
-40 C
7.7
7.6
1.5
2.5
3.5
4.5
5.5
VCC (V)
3.3 V
5.5 V
1.8 V
8.1
FRC (MHz)
8
7.9
7.8
7.7
7.6
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
352
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-39. ATmega48A: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
16
85 C
25 C
-40 C
14
FRC (MHz)
12
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.1.12
-40 C
25 C
85 C
300
ICC (uA)
250
200
150
100
50
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
353
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-41. ATmega48A: Analog Comparator Current vs. VCC
90
-40 C
25 C
85 C
80
70
ICC (uA)
60
50
40
30
20
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
85 C
25 C
-40 C
140
120
ICC (uA)
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
354
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-43. ATmega48A Brownout Detector Current vs. VCC
40
ICC (uA)
32
85 C
25 C
-40 C
24
16
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
-40 C
5
25 C
ICC (mA)
85 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
355
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.1.13
ICC (mA)
0.14
0.12
5.5 V
0.1
5.0 V
0.08
4.5 V
4.0 V
0.06
3.3 V
0.04
2.7 V
0.02
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
2
5.0 V
ICC (mA)
4.5 V
1.5
4.0 V
1
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
356
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-47. ATmega48A: Minimum Reset Pulse width vs. VCC
1600
1400
Pulsewidth (ns)
1200
1000
800
600
400
85 C
25 C
-40 C
200
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
357
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2
30.2.1
5.5 V
ICC (mA)
0.8
5.0 V
4.5 V
0.6
4.0 V
3.3 V
0.4
2.7 V
0.2
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
10
5.0 V
ICC (mA)
4.5 V
4.0 V
4
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
358
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-50. ATmega48PA: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.14
85 C
-40 C
25 C
0.12
ICC (mA)
0.1
0.08
0.06
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-51. ATmega48PA: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
359
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-52. ATmega48PA: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
85 C
5
25 C
-40 C
ICC (mA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.2.2
5.5 V
ICC (mA)
0.14
0.12
5.0 V
0.1
4.5 V
0.08
4.0 V
0.06
3.3 V
0.04
2.7 V
1.8 V
0.02
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
360
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-54. ATmega48PA: Idle Supply Current vs. Frequency (1-20MHz)
3
5.5 V
2.5
5.0 V
ICC (mA)
4.5 V
1.5
4.0 V
1
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-55. ATmega48PA: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.042
85 C
0.035
25 C
ICC (mA)
0.028
-40 C
0.021
0.014
0.007
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
361
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-56. ATmega48PA: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.35
85 C
25 C
-40 C
0.3
ICC (mA)
0.25
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-57. ATmega48PA: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
85 C
25 C
-40 C
1.2
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
362
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.3
PRUSART0
2.9uA
20.7uA
97.4uA
PRTWI
6.0uA
44.8uA
219.7uA
PRTIM2
5.0uA
34.5uA
141.3uA
PRTIM1
3.6uA
24.4uA
107.7uA
PRTIM0
1.4uA
9.5uA
38.4uA
PRSPI
5.0uA
38.0uA
190.4uA
PRADC
6.1uA
47.4uA
244.7uA
Table 30-4.
PRR bit
PRUSART0
1.8%
11.4%
PRTWI
3.9%
20.6%
PRTIM2
2.9%
15.7%
PRTIM1
2.1%
11.2%
PRTIM0
0.8%
4.2%
PRSPI
3.3%
17.6%
PRADC
4.2%
22.1%
It is possible to calculate the typical current consumption based on the numbers from Table 30-4
on page 363 for other VCC and frequency settings than listed in Table 30-3 on page 363.
30.2.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-4 on page 363, third column, we see that we need
to add 11.2% for the TIMER1, 22.1% for the ADC, and 17.6% for the SPI module. Reading from
Figure 30-53 on page 360, we find that the idle current consumption is ~0.028 mA at VCC = 2.0V
and F = 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI enabled,
gives:
I CC total 0.028 mA (1 + 0.112 + 0.221 + 0.176) 0.042 mA
363
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.4
85 C
1
ICC (uA)
0.8
0.6
0.4
-40 C
25 C
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-59. ATmega48PA: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
8
-40 C
85 C
25 C
ICC (uA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
364
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.5
85 C
ICC (uA)
1.6
25 C
1.2
-40 C
0.8
0.4
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.2.6
6MHz_xtal
6MHz_res
0.14
0.12
4MHz_res
4MHz_xtal
ICC (mA)
0.1
0.08
2MHz_res
2MHz_xtal
0.06
450kHz_res
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
365
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.7
Pin Pull-Up
Figure 30-62. ATmega48PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
50
IOP (uA)
40
30
20
10
25 C
85 C
-40 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-63. ATmega48PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
70
60
IOP (uA)
50
40
30
20
25 C
85 C
-40 C
10
0
0
0.5
1.5
2.5
VOP (V)
366
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-64. ATmega48PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
140
120
IOP (uA)
100
80
60
40
25 C
85 C
-40 C
20
0
0
VOP (V)
Figure 30-65. ATmega48PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 1.8 V)
35
30
IRESET (uA)
25
20
15
10
25 C
5
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET (V)
367
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-66. ATmega48PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 2.7 V)
60
50
IRESET (uA)
40
30
20
25 C
-40 C
85 C
10
0
0
0.5
1.5
2.5
VRESET (V)
Figure 30-67. ATmega48PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5 V)
120
100
IRESET (uA)
80
60
40
20
25 C
-40 C
85 C
0
0
0.5
1.5
2.5
3.5
4.5
VRESET (V)
368
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.8
85 C
0.8
25 C
VOL (V)
0.6
-40 C
0.4
0.2
0
0
12
16
20
IOL (mA)
Figure 30-69. ATmega48PA: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
-40 C
VOL (V)
0.4
0.3
0.2
0.1
0
0
12
16
20
IOL (mA)
369
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-70. ATmega48PA: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
VOH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
12
16
20
IOH (mA)
Figure 30-71. ATmega48PA: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5
4.9
4.8
VOH (V)
4.7
4.6
-40 C
4.5
25 C
4.4
85 C
4.3
4.2
0
12
16
20
IOH (mA)
370
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.9
-40 C
25 C
85 C
2.5
Threshold (V)
1.5
1
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-73. ATmega48PA: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
-40 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
371
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-74. ATmega48PA: I/O Pin Input Hysteresis vs. VCC
0.6
25 C
85 C
-40 C
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-75. ATmega48PA: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
-40 C
25 C
85 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
372
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-76. ATmega48PA: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
-40 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
85 C
25 C
-40 C
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
373
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.10
BOD Threshold
Figure 30-78. ATmega48PA: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.85
Rising Vcc
1.84
Threshold (V)
1.83
1.82
Falling Vcc
1.81
1.8
1.79
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
Rising Vcc
2.74
Threshold (V)
2.72
2.7
2.68
Falling Vcc
2.66
2.64
2.62
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
374
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-80. ATmega48PA: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.36
Rising Vcc
4.34
Threshold (V)
4.32
4.3
4.28
Falling Vcc
4.26
4.24
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
1.102
85 C
1.1
25 C
1.098
1.096
-40 C
1.094
1.092
1.09
1.5
2.5
3.5
4.5
5.5
VCC (V)
375
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.11
FRC (kHz)
112
110
2.7 V
3.3 V
4.0 V
5.5 V
108
106
104
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
FRC (kHz)
116
114
-40 C
112
25 C
110
108
85 C
106
1.5
2.5
3.5
4.5
5.5
VCC (V)
376
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-84. ATmega48PA: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8.2
85 C
8.1
FRC (MHz)
25 C
7.9
7.8
-40 C
7.7
7.6
1.5
2.5
3.5
4.5
5.5
VCC (V)
3.3 V
5.5 V
1.8 V
8.1
FRC (MHz)
8
7.9
7.8
7.7
7.6
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
377
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-86. ATmega48PA: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
16
85 C
25 C
-40 C
14
FRC (MHz)
12
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.2.12
-40 C
25 C
85 C
300
ICC (uA)
250
200
150
100
50
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
378
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-88. ATmega48PA: Analog Comparator Current vs. VCC
90
-40 C
25 C
85 C
80
70
ICC (uA)
60
50
40
30
20
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
85 C
25 C
-40 C
140
120
ICC (uA)
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
379
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-90. ATmega48PA: Brownout Detector Current vs. VCC
40
ICC (uA)
32
85 C
25 C
-40 C
24
16
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
-40 C
5
25 C
ICC (mA)
85 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
380
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2.13
ICC (mA)
0.14
0.12
5.5 V
0.1
5.0 V
0.08
4.5 V
4.0 V
0.06
3.3 V
0.04
2.7 V
0.02
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
2
5.0 V
ICC (mA)
4.5 V
1.5
4.0 V
1
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
381
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-94. ATmega48PA: Minimum Reset Pulse width vs. VCC
1600
1400
Pulsewidth (ns)
1200
1000
800
600
400
85 C
25 C
-40 C
200
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.3
30.3.1
5.5 V
0.8
5.0 V
ICC (mA)
4.5 V
0.6
4.0 V
3.3 V
0.4
2.7 V
0.2
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
382
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-96. ATmega88A: Active Supply Current vs. Frequency (1 - 20MHz)
12
5.5 V
10
5.0 V
ICC (mA)
4.5 V
4.0 V
4
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-97. ATmega88A: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.12
-40 C
25 C
85 C
ICC (mA)
0.09
0.06
0.03
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
383
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-98. ATmega88A: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
85 C
1.2
25 C
-40 C
1
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-99. ATmega88A: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
85 C
5
25 C
-40 C
ICC (mA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
384
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.2
5.5 V
0.12
ICC (mA)
5.0 V
0.09
4.5 V
4.0 V
0.06
3.3 V
2.7 V
0.03
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
ICC (mA)
5.0 V
4.5 V
1.5
4.0 V
1
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
385
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-102.ATmega88A: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.04
85 C
ICC (mA)
0.03
25 C
-40 C
0.02
0.01
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-103.ATmega88A: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.35
85 C
25 C
-40 C
0.3
ICC (mA)
0.25
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
386
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-104.ATmega88A: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
387
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.3
PRUSART0
3.0uA
21.3uA
97.9uA
PRTWI
6.1uA
45.4uA
219.0uA
PRTIM2
5.2uA
35.2uA
149.5uA
PRTIM1
3.8uA
25.6uA
110.0uA
PRTIM0
1.5uA
9.8uA
39.6uA
PRSPI
5.2uA
40.0uA
199.6uA
PRADC
6.3uA
48.7uA
247.0uA
Table 30-6.
PRR bit
PRUSART0
1.8%
11.4%
PRTWI
3.9%
24.4%
PRTIM2
2.9%
18.6%
PRTIM1
2.1%
13.6%
PRTIM0
0.8%
5.2%
PRSPI
3.5%
21.5%
PRADC
4.2%
26.3%
It is possible to calculate the typical current consumption based on the numbers from Table 30-8
on page 413 for other VCC and frequency settings than listed in Table 30-7 on page 413.
30.3.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-8 on page 413, third column, we see that we need
to add 13.6% for the TIMER1, 26.3% for the ADC, and 21.5% for the SPI module. Reading from
Figure 30-147 on page 410, we find that the idle current consumption is ~0.027 mA at VCC =
2.0V and F = 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI
enabled, gives:
I CC total 0.027 mA (1 + 0.136 + 0.263 + 0.215) 0.043 mA
388
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.4
85 C
1.4
1.2
ICC (uA)
1
0.8
0.6
0.4
25 C
0.2
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-106.ATmega88A: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
8
85 C
-40 C
25 C
ICC (uA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
389
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.5
2.5
85 C
ICC (uA)
-40 C
1.5
25 C
1
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.3.6
6MHz_res
6MHz_xtal
0.16
0.14
ICC (mA)
0.12
4MHz_res
4MHz_xtal
0.1
0.08
2MHz_res
2MHz_xtal
0.06
450kHz_res
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
390
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.7
Pin Pull-Up
Figure 30-109.ATmega88A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
50
IOP (uA)
40
30
20
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-110.ATmega88A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
80
70
60
IOP (uA)
50
40
30
20
25 C
10
-40 C
85 C
0
0
0.5
1.5
2.5
VOP (V)
391
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-111.ATmega88A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
140
120
IOP (uA)
100
80
60
40
25 C
85 C
-40 C
20
0
0
VOP (V)
Figure 30-112.ATmega88A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 1.8 V)
40
35
IRESET (uA)
30
25
20
15
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET (V)
392
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-113.ATmega88A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 2.7 V)
60
50
IRESET (uA)
40
30
20
25 C
-40 C
85 C
10
0
0
0.5
1.5
2.5
VRESET (V)
Figure 30-114.ATmega88A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5 V)
120
100
IRESET (uA)
80
60
40
25 C
-40 C
85 C
20
0
0
0.5
1.5
2.5
3.5
4.5
VRESET (V)
393
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.8
85 C
0.8
25 C
VOL (V)
0.6
-40 C
0.4
0.2
0
0
12
16
20
IOL (mA)
Figure 30-116.ATmega88A: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
-40 C
VOL (V)
0.4
0.3
0.2
0.1
0
0
12
16
20
IOL (mA)
394
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-117.ATmega88A: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
VOH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
12
16
20
IOH (mA)
Figure 30-118.)ATmega88A: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5
4.9
4.8
VOH (V)
4.7
4.6
-40 C
4.5
25 C
4.4
85 C
4.3
4.2
0
12
16
20
IOH (mA)
395
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.9
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-120.ATmega88A: I/O Pin Input, Threshold Voltage vs. VCC (VIL, I/O Pin read as 0
-40 C
85 C
25 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
396
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-121.ATmega88A: I/O Pin Input Hysteresis vs. VCC
0.6
25 C
85 C
-40 C
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-122.ATmega88A: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
-40 C
1.5
25 C
85 C
Threshold (V)
1.2
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
397
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-123.ATmega88A: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
85 C
25 C
-40 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
85 C
25 C
-40 C
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
398
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.10
BOD Threshold
Figure 30-125.ATmega88A: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.83
Rising Vcc
1.82
Threshold (V)
1.81
1.8
1.79
Falling Vcc
1.78
1.77
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
Rising Vcc
2.74
Threshold (V)
2.72
2.7
Falling Vcc
2.68
2.66
2.64
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
399
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-127.ATmega88A: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.34
Rising Vcc
4.32
Threshold (V)
4.3
4.28
Falling Vcc
4.26
4.24
4.22
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
1.102
1.101
1.1
25 C
1.099
1.098
-40 C
85 C
1.097
1.096
1.5
2.5
3.5
4.5
5.5
VCC (V)
400
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.11
FRC (kHz)
111
110
109
108
2.7 V
3.3 V
4.0 V
5.5 V
107
106
105
-40
-20
20
40
60
80
100
Temperature (C)
114
-40 C
FRC (kHz)
112
25 C
110
108
106
85 C
104
1.5
2.5
3.5
4.5
5.5
VCC (V)
401
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-131.ATmega88A: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8.3
85 C
8.2
FRC (MHz)
8.1
25 C
8
7.9
-40 C
7.8
7.7
7.6
1.5
2.5
3.5
4.5
5.5
VCC (V)
5.5 V
4.0 V
8.2
FRC (MHz)
3.0 V
8.1
7.9
7.8
-40
-20
20
40
60
80
100
Temperature (C)
402
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-133.ATmega88A: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
14
85 C
25 C
-40 C
12
FRC (MHz)
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.3.12
300
250
ICC (uA)
200
150
100
50
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
403
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-135.ATmega88A: Analog Comparator Current vs. VCC
90
-40 C
25 C
85 C
80
70
ICC (uA)
60
50
40
30
20
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
160
140
120
ICC (uA)
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
404
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-137.ATmega88A: Brownout Detector Current vs. VCC
50
ICC (uA)
40
30
85 C
25 C
20
-40 C
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
-40 C
25 C
7
6
85 C
ICC (mA)
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
405
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.3.13
5.5 V
0.1
5.0 V
ICC (mA)
0.08
4.5 V
4.0 V
0.06
3.3 V
0.04
2.7 V
1.8 V
0.02
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
5.0 V
1.6
ICC (mA)
4.5 V
1.2
4.0 V
0.8
3.3 V
0.4
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
406
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-141.ATmega88A: Minimum Reset Pulse width vs. VCC
1600
1400
Pulsewidth (ns)
1200
1000
800
600
400
85 C
25 C
-40 C
200
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.4
30.4.1
5.5 V
0.8
5.0 V
ICC (mA)
4.5 V
0.6
4.0 V
3.3 V
0.4
2.7 V
0.2
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
407
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-143.ATmega88PA: Active Supply Current vs. Frequency (1 - 20MHz)
12
5.5 V
10
5.0 V
ICC (mA)
4.5 V
4.0 V
4
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-144.ATmega88PA: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.12
-40 C
25 C
85 C
ICC (mA)
0.09
0.06
0.03
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
408
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-145.ATmega88PA: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-146.ATmega88PA: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
85 C
5
25 C
-40 C
ICC (mA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
409
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.2
5.5 V
0.12
ICC (mA)
5.0 V
0.09
4.5 V
4.0 V
0.06
3.3 V
2.7 V
0.03
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
ICC (mA)
5.0 V
4.5 V
1.5
4.0 V
1
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
410
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-149.ATmega88PA: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.04
85 C
ICC (mA)
0.03
25 C
-40 C
0.02
0.01
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-150.ATmega88PA: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.35
85 C
25 C
-40 C
0.3
ICC (mA)
0.25
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
411
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-151.ATmega88PA: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
412
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.3
PRUSART0
3.0uA
21.3uA
97.9uA
PRTWI
6.1uA
45.4uA
219.0uA
PRTIM2
5.2uA
35.2uA
149.5uA
PRTIM1
3.8uA
25.6uA
110.0uA
PRTIM0
1.5uA
9.8uA
39.6uA
PRSPI
5.2uA
40.0uA
199.6uA
PRADC
6.3uA
48.7uA
247.0uA
Table 30-8.
PRR bit
PRUSART0
1.8%
11.4%
PRTWI
3.9%
24.4%
PRTIM2
2.9%
18.6%
PRTIM1
2.1%
13.6%
PRTIM0
0.8%
5.2%
PRSPI
3.5%
21.5%
PRADC
4.2%
26.3%
It is possible to calculate the typical current consumption based on the numbers from Table 30-8
for other VCC and frequency settings than listed in Table 30-7.
30.4.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-8, third column, we see that we need to add 13.6%
for the TIMER1, 26.3% for the ADC, and 21.5% for the SPI module. Reading from Figure 30-147
on page 410, we find that the idle current consumption is ~0.027 mA at VCC = 2.0V and F =
1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI enabled, gives:
I CC total 0.027 mA (1 + 0.136 + 0.263 + 0.215) 0.043 mA
413
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.4
85 C
1.4
1.2
ICC (uA)
1
0.8
0.6
0.4
25 C
0.2
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-153.ATmega88PA: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
8
85 C
-40 C
25 C
ICC (uA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
414
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.5
2.5
85 C
ICC (uA)
-40 C
1.5
25 C
1
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.4.6
6MHz_res
6MHz_xtal
0.16
0.14
ICC (mA)
0.12
4MHz_res
4MHz_xtal
0.1
0.08
2MHz_res
2MHz_xtal
0.06
450kHz_res
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
415
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.7
Pin Pull-Up
Figure 30-156.ATmega88PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
50
IOP (uA)
40
30
20
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-157.ATmega88PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
80
70
60
IOP (uA)
50
40
30
20
25 C
10
-40 C
85 C
0
0
0.5
1.5
2.5
VOP (V)
416
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-158.ATmega88PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
140
120
IOP (uA)
100
80
60
40
25 C
85 C
-40 C
20
0
0
VOP (V)
Figure 30-159.ATmega88PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 1.8 V)
40
35
IRESET (uA)
30
25
20
15
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET (V)
417
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-160.ATmega88PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 2.7 V)
60
50
IRESET (uA)
40
30
20
25 C
-40 C
85 C
10
0
0
0.5
1.5
2.5
VRESET (V)
Figure 30-161.ATmega88PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5 V)
120
100
IRESET (uA)
80
60
40
25 C
-40 C
85 C
20
0
0
0.5
1.5
2.5
3.5
4.5
VRESET (V)
418
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.8
85 C
0.8
25 C
VOL (V)
0.6
-40 C
0.4
0.2
0
0
12
16
20
IOL (mA)
Figure 30-163.ATmega88PA: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
-40 C
VOL (V)
0.4
0.3
0.2
0.1
0
0
12
16
20
IOL (mA)
419
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-164.ATmega88PA: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
VOH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
12
16
20
IOH (mA)
Figure 30-165.ATmega88PA: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5
4.9
4.8
VOH (V)
4.7
4.6
-40 C
4.5
25 C
4.4
85 C
4.3
4.2
0
12
16
20
IOH (mA)
420
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.9
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-167.ATmega88PA: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
-40 C
2.5
85 C
25 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
421
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-168.ATmega88PA: I/O Pin Input Hysteresis vs. VCC
0.6
25 C
85 C
-40 C
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-169.ATmega88PA: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
-40 C
1.5
25 C
85 C
Threshold (V)
1.2
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
422
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-170.ATmega88PA: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
85 C
25 C
-40 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
85 C
25 C
-40 C
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
423
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.10
BOD Threshold
Figure 30-172.ATmega88PA: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.83
Rising Vcc
1.82
Threshold (V)
1.81
1.8
1.79
Falling Vcc
1.78
1.77
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
Rising Vcc
2.74
Threshold (V)
2.72
2.7
Falling Vcc
2.68
2.66
2.64
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
424
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-174.ATmega88PA: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.34
Rising Vcc
4.32
Threshold (V)
4.3
4.28
Falling Vcc
4.26
4.24
4.22
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
1.102
1.101
1.1
25 C
1.099
1.098
-40 C
85 C
1.097
1.096
1.5
2.5
3.5
4.5
5.5
VCC (V)
425
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.11
FRC (kHz)
111
110
109
108
2.7 V
3.3 V
4.0 V
5.5 V
107
106
105
-40
-20
20
40
60
80
100
Temperature (C)
114
-40 C
FRC (kHz)
112
25 C
110
108
106
85 C
104
1.5
2.5
3.5
4.5
5.5
VCC (V)
426
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-178.ATmega88PA: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8.3
85 C
8.2
FRC (MHz)
8.1
25 C
8
7.9
-40 C
7.8
7.7
7.6
1.5
2.5
3.5
4.5
5.5
VCC (V)
5.5 V
4.0 V
8.2
FRC (MHz)
3.0 V
8.1
7.9
7.8
-40
-20
20
40
60
80
100
Temperature (C)
427
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-180.ATmega88PA: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
14
85 C
25 C
-40 C
12
FRC (MHz)
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.4.12
300
250
ICC (uA)
200
150
100
50
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
428
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-182.ATmega88PA: Analog Comparator Current vs. VCC
90
-40 C
25 C
85 C
80
70
ICC (uA)
60
50
40
30
20
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
160
140
120
ICC (uA)
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
429
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-184.ATmega88PA: Brownout Detector Current vs. VCC
50
ICC (uA)
40
30
85 C
25 C
20
-40 C
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
-40 C
25 C
7
6
85 C
ICC (mA)
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
430
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.4.13
5.5 V
0.1
5.0 V
ICC (mA)
0.08
4.5 V
4.0 V
0.06
3.3 V
0.04
2.7 V
1.8 V
0.02
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
5.0 V
1.6
ICC (mA)
4.5 V
1.2
4.0 V
0.8
3.3 V
0.4
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
431
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-188.ATmega88PA: Minimum Reset Pulse width vs. VCC
1600
1400
Pulsewidth (ns)
1200
1000
800
600
400
85 C
25 C
-40 C
200
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.5
30.5.1
5.5 V
0.8
5.0 V
ICC (mA)
4.5 V
0.6
4.0 V
3.3 V
0.4
2.7 V
0.2
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
432
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-190.ATmega168A: Active Supply Current vs. Frequency (1-20MHz)
12
5.5 V
10
5.0 V
ICC (mA)
4.5 V
4.0 V
4
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-191.ATmega168A: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.15
-40 C
85 C
25 C
ICC (mA)
0.12
0.09
0.06
0.03
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
433
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-192.ATmega168A: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-193.ATmega168A: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
85 C
25 C
-40 C
ICC (mA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
434
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.2
5.5 V
ICC (mA)
0.12
5.0 V
4.5 V
0.09
4.0 V
0.06
3.3 V
2.7 V
0.03
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
2.5
5.0 V
ICC (mA)
4.5 V
1.5
4.0 V
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
435
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-196.IATmega168A: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.04
85 C
0.035
0.03
25 C
-40 C
ICC (mA)
0.025
0.02
0.015
0.01
0.005
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-197.ATmega168A: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.3
85 C
25 C
-40 C
0.25
ICC (mA)
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
436
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-198.ATmega168A: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
437
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.3
PRUSART0
2.86uA
20.3uA
52.2uA
PRTWI
6.00uA
44.1uA
122.0uA
PRTIM2
4.97uA
33.2uA
79.8uA
PRTIM1
3.50uA
23.0uA
55.3uA
PRTIM0
1.43uA
9.2uA
21.4uA
PRSPI
5.01uA
38.6uA
111.4uA
PRADC
6.34uA
45.7uA
123.6uA
Table 30-10. ATmega168A: Additional Current Consumption (percentage) in Active and Idle
mode
PRR bit
PRUSART0
1.5%
8.9%
PRTWI
3.2%
19.5%
PRTIM2
2.4%
14.8%
PRTIM1
1.7%
10.3%
PRTIM0
0.7%
4.1%
PRSPI
2.9%
17.1%
PRADC
3.4%
20.3%
It is possible to calculate the typical current consumption based on the numbers from Table 3012 on page 463 for other VCC and frequency settings than listed in Table 30-11 on page 463.
30.5.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-12 on page 463, third column, we see that we need
to add 10.3% for the TIMER1, 20.3% for the ADC, and 17.1% for the SPI module. Reading from
Figure 30-241 on page 460, we find that the idle current consumption is ~0.027 mA at VCC =
2.0V and F = 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI
enabled, gives:
I CC total 0.027 mA (1 + 0.103 + 0.203 + 0.171) 0.040 mA
438
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.4
85 C
ICC (uA)
0.8
0.6
0.4
0.2
25 C
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-200.ATmega168A: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
8
-40 C
85 C
25 C
ICC (uA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
439
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.5
85 C
2
ICC (uA)
1.5
-40 C
25 C
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.5.6
0.14
0.12
4MHz_res
4MHz_xtal
ICC(mA)
0.1
0.08
2MHz_res
2MHz_xtal
450kHz_res
1MHz_res
0.06
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (MHz)
440
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.7
Pin Pull-Up
Figure 30-203.ATmega168A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
50
IOP (uA)
40
30
20
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-204.ATmega168A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
80
70
60
IOP (uA)
50
40
30
20
25 C
10
-40 C
85 C
0
0
0.5
1.5
2.5
VOP (V)
441
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-205.ATmega168A: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
160
140
120
IOP (uA)
100
80
60
40
25 C
20
-40 C
85 C
0
0
VOP (V)
Figure 30-206.ATmega168A: Reset Pull-up Resistor Current vs. Reset Pin Voltage
(VCC = 1.8 V)
40
35
IRESET (uA)
30
25
20
15
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET (V)
442
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-207.ATmega168A: Reset Pull-up Resistor Current vs. Reset Pin Voltage
(VCC = 2.7 V)
60
50
IRESET (uA)
40
30
20
25 C
-40 C
85 C
10
0
0
0.5
1.5
2.5
VRESET (V)
Figure 30-208.ATmega168A: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5V)
120
100
IRESET (uA)
80
60
40
25 C
-40 C
85 C
20
0
0
VRESET (V)
443
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.8
85 C
0.8
25 C
0.6
VOL (V)
-40 C
0.4
0.2
0
0
12
16
20
IOL (mA)
Figure 30-210.ATmega168A: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
-40 C
VOL (V)
0.4
0.3
0.2
0.1
0
0
12
16
20
IOL (mA)
444
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-211.ATmega168A: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
VOH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
12
16
20
IOH (mA)
Figure 30-212.ATmega168A: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5
VOH (V)
4.8
4.6
-40 C
25 C
85 C
4.4
4.2
4
0
12
16
20
IOH (mA)
445
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.9
85 C
25 C
-40 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-214.ATmega168A: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
85 C
25 C
-40 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
446
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-215.ATmega168A: I/O Pin Input Hysteresis vs. VCC
85 C
25 C
-40 C
0.6
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-216.ATmega168A: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
85 C
-40 C
25 C
1.5
Threshold (V)
1.2
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
447
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-217.ATmega168A: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
-40 C
85 C
25 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
85 C
25 C
0.1
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
448
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.10
BOD Threshold
Figure 30-219.ATmega168A: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.86
1.84
Rising Vcc
Threshold (V)
1.82
1.8
Falling Vcc
1.78
1.76
1.74
1.72
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
Rising Vcc
2.74
Threshold (V)
2.72
2.7
2.68
Falling Vcc
2.66
2.64
2.62
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
449
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-221.ATmega168A: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.34
4.32
Rising Vcc
Threshold (V)
4.3
4.28
4.26
Falling Vcc
4.24
4.22
4.2
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
1.131
1.129
85 C
1.127
25 C
1.125
1.123
1.121
1.119
-40 C
1.117
1.115
1.5
2.5
3.5
4.5
5.5
Vcc (V)
450
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.11
FRC (kHz)
119
117
115
2.7 V
113
3.3 V
5.5 V
111
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
120
-40 C
FRC (kHz)
118
25 C
116
114
112
85 C
110
1.5
2.5
3.5
4.5
5.5
VCC (V)
451
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-225.ATmega168A: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8,4
85 C
8.2
FRC (MHz)
25 C
8
7.8
-40 C
7.6
7.4
1.5
2.5
3.5
4.5
5.5
VCC (V)
5.5 V
5.0 V
2.7 V
8.2
FRC (MHz)
8.1
1.8 V
8
7.9
7.8
7.7
7.6
7.5
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
452
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-227.ATmega168A: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
16
85 C
25 C
14
-40 C
FRC (MHz)
12
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.5.12
-40 C
25 C
85 C
ICC (uA)
300
250
200
150
100
1.5
2.5
3.5
4.5
5.5
VCC (V)
453
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-229.ATmega168A: Analog Comparator Current vs. VCC
90
-40 C
25 C
85 C
80
ICC (uA)
70
60
50
40
30
1.5
2.5
3.5
4.5
5.5
VCC (V)
25 C
160
85 C
-40 C
140
ICC (uA)
120
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
454
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-231.ATmega168A: Brownout Detector Current vs. VCC
26
85 C
24
25 C
ICC (uA)
22
-40 C
20
18
16
14
12
1.5
2.5
3.5
4.5
5.5
VCC (V)
ICC (mA)
10
-40 C
25 C
85 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
455
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.5.13
5.5 V
0.1
5.0 V
ICC (mA)
0.08
4.5 V
4.0 V
0.06
3.3 V
0.04
2.7 V
1.8 V
0.02
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
ICC (mA)
5.0 V
4.5 V
1.5
4.0 V
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
456
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-235.ATmega168A: Minimum Reset Pulse width vs. VCC
1750
1500
Pulsewidth (ns)
1250
1000
750
500
85 C
25 C
-40 C
250
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.6
30.6.1
5.5 V
0.8
5.0 V
ICC (mA)
4.5 V
0.6
4.0 V
3.3 V
0.4
2.7 V
0.2
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
457
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-237.ATmega168PA: Active Supply Current vs. Frequency (1-20MHz)
12
5.5 V
10
5.0 V
ICC (mA)
4.5 V
4.0 V
4
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-238.ATmega168PA: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.15
-40 C
85 C
25 C
ICC (mA)
0.12
0.09
0.06
0.03
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
458
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-239.ATmega168PA: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-240.ATmega168PA: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
85 C
25 C
-40 C
ICC (mA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
459
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.2
5.5 V
ICC (mA)
0.12
5.0 V
4.5 V
0.09
4.0 V
0.06
3.3 V
2.7 V
0.03
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
2.5
5.0 V
ICC (mA)
4.5 V
1.5
4.0 V
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
460
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-243.IATmega168PA: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.04
85 C
0.035
0.03
25 C
-40 C
ICC (mA)
0.025
0.02
0.015
0.01
0.005
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-244.ATmega168PA: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.3
85 C
25 C
-40 C
0.25
ICC (mA)
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
461
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-245.ATmega168PA: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
1.2
85 C
25 C
-40 C
ICC (mA)
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
462
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.3
Typical numbers
VCC = 2V, F = 1MHz
PRUSART0
2.86uA
20.3uA
52.2uA
PRTWI
6.00uA
44.1uA
122.0uA
PRTIM2
4.97uA
33.2uA
79.8uA
PRTIM1
3.50uA
23.0uA
55.3uA
PRTIM0
1.43uA
9.2uA
21.4uA
PRSPI
5.01uA
38.6uA
111.4uA
PRADC
6.34uA
45.7uA
123.6uA
Table 30-12. ATmega168PA: Additional Current Consumption (percentage) in Active and Idle
mode
PRR bit
PRUSART0
1.5%
8.9%
PRTWI
3.2%
19.5%
PRTIM2
2.4%
14.8%
PRTIM1
1.7%
10.3%
PRTIM0
0.7%
4.1%
PRSPI
2.9%
17.1%
PRADC
3.4%
20.3%
It is possible to calculate the typical current consumption based on the numbers from Table 3012 on page 463 for other VCC and frequency settings than listed in Table 30-11 on page 463.
30.6.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-12 on page 463, third column, we see that we need
to add 10.3% for the TIMER1, 20.3% for the ADC, and 17.1% for the SPI module. Reading from
Figure 30-241 on page 460, we find that the idle current consumption is ~0.027 mA at VCC =
2.0V and F = 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI
enabled, gives:
I CC total 0.027 mA (1 + 0.103 + 0.203 + 0.171) 0.040 mA
463
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.4
85 C
ICC (uA)
0.8
0.6
0.4
0.2
25 C
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-247.ATmega168PA: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
8
-40 C
85 C
25 C
ICC (uA)
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
464
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.5
85 C
2
ICC (uA)
1.5
-40 C
25 C
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.6.6
0.14
0.12
4MHz_res
4MHz_xtal
ICC(mA)
0.1
0.08
2MHz_res
2MHz_xtal
450kHz_res
1MHz_res
0.06
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (MHz)
465
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.7
Pin Pull-Up
Figure 30-250.ATmega168PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
50
IOP (uA)
40
30
20
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-251.ATmega168PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
80
70
60
IOP (uA)
50
40
30
20
25 C
10
-40 C
85 C
0
0
0.5
1.5
2.5
VOP (V)
466
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-252.ATmega168PA: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
160
140
120
IOP (uA)
100
80
60
40
25 C
20
-40 C
85 C
0
0
VOP (V)
Figure 30-253.ATmega168PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage
(VCC = 1.8 V)
40
35
IRESET (uA)
30
25
20
15
10
25 C
-40 C
85 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET (V)
467
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-254.ATmega168PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage
(VCC = 2.7 V)
60
50
IRESET (uA)
40
30
20
25 C
-40 C
85 C
10
0
0
0.5
1.5
2.5
VRESET (V)
Figure 30-255.ATmega168PA: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5V)
120
100
IRESET (uA)
80
60
40
25 C
-40 C
85 C
20
0
0
VRESET (V)
468
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.8
85 C
0.8
25 C
0.6
VOL (V)
-40 C
0.4
0.2
0
0
12
16
20
IOL (mA)
Figure 30-257.ATmega168PA: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
-40 C
VOL (V)
0.4
0.3
0.2
0.1
0
0
12
16
20
IOL (mA)
469
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-258.ATmega168PA: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
VOH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
12
16
20
IOH (mA)
Figure 30-259.ATmega168PA: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5
VOH (V)
4.8
4.6
-40 C
25 C
85 C
4.4
4.2
4
0
12
16
20
IOH (mA)
470
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.9
85 C
25 C
-40 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-261.ATmega168PA: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
85 C
25 C
-40 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
471
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-262.ATmega168PA: I/O Pin Input Hysteresis vs. VCC
85 C
25 C
-40 C
0.6
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-263.ATmega168PA: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
85 C
-40 C
25 C
1.5
Threshold (V)
1.2
0.9
0.6
0.3
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
472
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-264.ATmega168PA: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
-40 C
85 C
25 C
2.5
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
85 C
25 C
0.1
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
473
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.10
BOD Threshold
Figure 30-266.ATmega168PA: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.86
1.84
Rising Vcc
Threshold (V)
1.82
1.8
Falling Vcc
1.78
1.76
1.74
1.72
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
Rising Vcc
2.74
Threshold (V)
2.72
2.7
2.68
Falling Vcc
2.66
2.64
2.62
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
474
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-268.ATmega168PA: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.34
4.32
Rising Vcc
Threshold (V)
4.3
4.28
4.26
Falling Vcc
4.24
4.22
4.2
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
1.131
1.129
85 C
1.127
25 C
1.125
1.123
1.121
1.119
-40 C
1.117
1.115
1.5
2.5
3.5
4.5
5.5
Vcc (V)
475
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.11
FRC (kHz)
119
117
115
2.7 V
113
3.3 V
5.5 V
111
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
120
-40 C
FRC (kHz)
118
25 C
116
114
112
85 C
110
1.5
2.5
3.5
4.5
5.5
VCC (V)
476
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-272.ATmega168PA: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8,4
85 C
8.2
FRC (MHz)
25 C
8
7.8
-40 C
7.6
7.4
1.5
2.5
3.5
4.5
5.5
VCC (V)
5.5 V
5.0 V
2.7 V
8.2
FRC (MHz)
8.1
1.8 V
8
7.9
7.8
7.7
7.6
7.5
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
Temperature (C)
477
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-274.ATmega168PA: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
16
85 C
25 C
14
-40 C
FRC (MHz)
12
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.6.12
-40 C
25 C
85 C
ICC (uA)
300
250
200
150
100
1.5
2.5
3.5
4.5
5.5
VCC (V)
478
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-276.ATmega168PA: Analog Comparator Current vs. VCC
90
-40 C
25 C
85 C
80
ICC (uA)
70
60
50
40
30
1.5
2.5
3.5
4.5
5.5
VCC (V)
25 C
160
85 C
-40 C
140
ICC (uA)
120
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
479
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-278.ATmega168PA: Brownout Detector Current vs. VCC
26
85 C
24
25 C
ICC (uA)
22
-40 C
20
18
16
14
12
1.5
2.5
3.5
4.5
5.5
VCC (V)
ICC (mA)
10
-40 C
25 C
85 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
480
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.6.13
5.5 V
0.1
5.0 V
ICC (mA)
0.08
4.5 V
4.0 V
0.06
3.3 V
0.04
2.7 V
1.8 V
0.02
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
ICC (mA)
5.0 V
4.5 V
1.5
4.0 V
3.3 V
0.5
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
481
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-282.ATmega168PA: Minimum Reset Pulse width vs. VCC
1750
1500
Pulsewidth (ns)
1250
1000
750
500
85 C
25 C
-40 C
250
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.7
30.7.1
5.5 V
1
5.0 V
ICC (mA)
0.8
4.5 V
4.0 V
0.6
3.3 V
0.4
2.7 V
1.8 V
0.2
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
482
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
ICC (mA)
5.5 V
12
5.0 V
10
4.5 V
4.0 V
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-285.ATmega328: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.16
85 C
25 C
-40 C
ICC (mA)
0.12
0.08
0.04
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
483
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-286.ATmega328: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.4
85 C
25 C
1.2
-40 C
ICC (mA)
1
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-287.ATmega328: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
8
7
85 C
25 C
-40 C
ICC (mA)
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
484
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.2
5.5 V
ICC (mA)
0.16
5.0 V
4.5 V
0.12
4.0 V
3.3 V
0.08
2.7 V
0.04
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
I CC (mA)
3.5
5.5 V
5.0 V
2.5
4.5 V
4.0 V
1.5
3.3 V
2.7 V
0.5
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
485
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-290.ATmega328: Idle Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.06
ICC (mA)
0.05
0.04
85 C
0.03
25 C
-40 C
0.02
0.01
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-291.ATmega328: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.4
85 C
0.35
25 C
0.3
-40 C
ICC (mA)
0.25
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
486
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-292.ATmega328: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
2
85 C
ICC (mA)
1.6
25 C
-40 C
1.2
0.8
0.4
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.7.3
Typical numbers
VCC = 2V, F = 1MHz
PRUSART0
3.20 A
22.17 A
100.25 A
PRTWI
7.34 A
46.55 A
199.25 A
PRTIM2
7.34 A
50.79 A
224.25 A
PRTIM1
6.19 A
41.25 A
176.25 A
PRTIM0
1.89 A
14.28 A
61.13 A
PRSPI
6.94 A
43.84 A
186.50 A
PRADC
8.66 A
61.80 A
295.38 A
487
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 30-14. ATmega328: Additional Current Consumption (percentage) in Active and Idle
mode
Additional Current consumption
compared to Active with external
clock (see Figure 30-330 on page
507 and Figure 30-331 on page
508)
PRUSART0
1.4%
7.8%
PRTWI
3.0%
16.6%
PRTIM2
3.3%
17.8%
PRTIM1
2.7%
14.5%
PRTIM0
0.9%
4.8%
PRSPI
2.9%
15.7%
PRADC
4.1%
22.1%
PRR bit
It is possible to calculate the typical current consumption based on the numbers from Table 3013 for other VCC and frequency settings than listed in Table 30-14.
30.7.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-14, third column, we see that we need to add
14.5% for the TIMER1, 22.1% for the ADC, and 15.7% for the SPI module. Reading from Figure
30-336 on page 510, we find that the idle current consumption is ~0.055 mA at VCC = 2.0V and F
= 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI enabled, gives:
I CC total 0.045 mA (1 + 0.145 + 0.221 + 0.157) 0.069 mA
488
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.4
85 C
ICC (uA)
0.8
0.6
0.4
0.2
25 C
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-294.ATmega328: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
10
9
-40 C
85 C
25 C
8
7
ICC (uA)
6
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
489
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.5
25 C
1.4
ICC (uA)
1.2
1
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.7.6
6MHz_re
6MHz_xta
0.14
0.12
4MHz_re
4MHz_xta
ICC (mA)
0.1
0.08
2MHz_re
2MHz_xta
0.06
1MHz_re
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
490
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.7
Pin Pull-Up
Figure 30-297.ATmega328: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
60
50
IOP (uA)
40
30
20
10
25 C
85 C
-40 C
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-298.ATmega328: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
90
80
70
IOP (uA)
60
50
40
30
20
25 C
10
85 C
-40 C
0
0
0.5
1.5
2.5
VOP (V)
491
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-299.ATmega328: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
160
140
120
IOP (uA)
100
80
60
40
25 C
20
85 C
-40 C
0
0
VOP (V)
Figure 30-300.ATmega328: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 1.8 V)
40
35
30
IRESET (uA)
25
20
15
10
25 C
85 C
-40 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET(V)
492
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-301.ATmega328: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 2.7 V)
70
60
IRESET (uA)
50
40
30
20
25 C
10
85 C
-40 C
0
0
0.5
1.5
2.5
VRESET(V)
Figure 30-302.ATmega328: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5 V)
120
100
IRESET(uA)
80
60
40
25 C
20
85 C
-40 C
0
0
VRESET(V)
493
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.8
85 C
0.8
25 C
V OL (V)
0.6
-40 C
0.4
0.2
0
0
10
15
20
25
IOL (mA)
Figure 30-304.ATmega328: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
V OL (V)
0.4
-40 C
0.3
0.2
0.1
0
0
10
15
20
25
IOL (mA)
494
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-305.ATmega328: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
V OH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
10
15
20
25
IOH (mA)
Figure 30-306.ATmega328: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5.1
5
4.9
V OH (V)
4.8
4.7
4.6
-40 C
4.5
25 C
4.4
85 C
4.3
0
10
15
20
25
IOH (mA)
495
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.9
-40 C
25 C
85 C
Threshold (V)
3
2.5
2
1.5
1
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-308.ATmega328: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
-40 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
496
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-309.ATmega328: I/O Pin Input Hysteresis vs. VCC
-40 C
25 C
85 C
0.6
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-310.ATmega328: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
2.5
-40 C
25 C
85 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
497
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-311.ATmega328: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
Threshold (V)
-40 C
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
-40 C
0.1
25 C
85 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
498
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.10
BOD Threshold
Figure 30-313.ATmega328: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.85
1.83
Threshold (V)
1
1.81
1.79
1.77
1.75
-60
-40
-20
20
40
60
80
100
Temperature (C)
2.76
Threshold (V)
1
2.74
2.72
2.7
2.68
2.66
-60
-40
-20
20
40
60
80
100
Temperature (C)
499
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-315.ATmega328: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.4
Threshold (V)
4.35
4.3
4.25
-60
-40
-20
20
40
60
80
100
Temperature (C)
1.136
1.134
25 C
1.132
1.13
1.128
85 C
-40 C
1.126
1.124
1.5
2.5
3.5
4.5
5.5
Vcc (V)
500
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.11
F RC (kHz)
116
115
114
113
112
2.7 V
111
3.3 V
110
4.0 V
5.5 V
109
-60
-40
-20
20
40
60
80
100
Temperature (C)
118
-40 C
F RC (kHz)
116
25 C
114
112
110
85 C
108
1.5
2.5
3.5
4.5
5.5
VCC (V)
501
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-319.ATmega328: Calibrated 8MHz RC Oscillator Frequency vs. VCC
85 C
8.2
F RC (MHz)
25 C
8
-40 C
7.8
7.6
7.4
1.5
2.5
3.5
4.5
5.5
VCC (V)
5.0 V
8.2
3.0 V
F RC (MHz)
8.1
8
7.9
7.8
7.7
7.6
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
100
Temperature (C)
502
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-321.ATmega328: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
16
85 C
25 C
14
12
-40 C
F RC (MHz)
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.7.12
-40 C
25 C
85 C
300
ICC (uA)
250
200
150
100
50
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
503
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-323.ATmega328: Analog Comparator Current vs. VCC
120
100
-40 C
25 C
85 C
ICC (uA)
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
85 C
25 C
-40 C
160
140
ICC (uA)
120
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
504
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-325.ATmega328: Brownout Detector Current vs. VCC
30
85 C
25 C
-40 C
25
ICC (uA)
20
15
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
25 C
85 C
-40 C
ICC (mA)
7
6
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
505
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.7.13
5.5 V
5.0 V
4.5 V
0.1
ICC (mA)
4.0 V
3.3 V
2.7 V
0.05
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
2.5
5.0 V
4.5 V
ICC (mA)
4.0 V
1.5
1
3.3 V
2.7 V
0.5
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
506
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-329.ATmega328: Minimum Reset Pulse width vs. VCC
1800
1600
1400
Pulsewidth (ns)
1200
1000
800
600
400
85 C
25 C
-40 C
200
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.8
30.8.1
5.5 V
1
5.0 V
ICC (mA)
0.8
4.5 V
4.0 V
0.6
3.3 V
0.4
2.7 V
1.8 V
0.2
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
507
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
ICC (mA)
5.5 V
12
5.0 V
10
4.5 V
4.0 V
3.3 V
2.7 V
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
Figure 30-332.ATmega328P: Active Supply Current vs. VCC (Internal RC Oscillator, 128kHz)
0.16
85 C
25 C
-40 C
ICC (mA)
0.12
0.08
0.04
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
508
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-333.ATmega328P: Active Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
1.4
85 C
25 C
1.2
-40 C
ICC (mA)
1
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-334.ATmega328P: Active Supply Current vs. VCC (Internal RC Oscillator, 8MHz)
8
7
85 C
25 C
-40 C
ICC (mA)
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
509
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.2
5.5 V
ICC (mA)
0.16
5.0 V
4.5 V
0.12
4.0 V
3.3 V
0.08
2.7 V
0.04
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
I CC (mA)
3.5
5.5 V
5.0 V
2.5
4.5 V
4.0 V
1.5
3.3 V
2.7 V
0.5
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
510
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-337.ATmega328P: Idle Supply Current vs. VCC
, (Internal RC Oscillator, 128kHz)
0.06
ICC (mA)
0.05
0.04
85 C
0.03
25 C
-40 C
0.02
0.01
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-338.ATmega328P: Idle Supply Current vs. VCC (Internal RC Oscillator, 1MHz)
0.4
85 C
0.35
25 C
0.3
-40 C
ICC (mA)
0.25
0.2
0.15
0.1
0.05
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
511
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-339.ATmega328P: Idle Supply Current vs. Vcc (Internal RC Oscillator, 8MHz)
2
85 C
ICC (mA)
1.6
25 C
-40 C
1.2
0.8
0.4
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.8.3
Typical numbers
VCC = 2V, F = 1MHz
PRUSART0
3.20 A
22.17 A
100.25 A
PRTWI
7.34 A
46.55 A
199.25 A
PRTIM2
7.34 A
50.79 A
224.25 A
PRTIM1
6.19 A
41.25 A
176.25 A
PRTIM0
1.89 A
14.28 A
61.13 A
PRSPI
6.94 A
43.84 A
186.50 A
PRADC
8.66 A
61.80 A
295.38 A
512
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table 30-16. ATmega328P: Additional Current Consumption (percentage) in Active and Idle
mode
Additional Current consumption
compared to Active with external
clock (see Figure 30-330 on page
507 and Figure 30-331 on page
508)
PRUSART0
1.4%
7.8%
PRTWI
3.0%
16.6%
PRTIM2
3.3%
17.8%
PRTIM1
2.7%
14.5%
PRTIM0
0.9%
4.8%
PRSPI
2.9%
15.7%
PRADC
4.1%
22.1%
PRR bit
It is possible to calculate the typical current consumption based on the numbers from Table 3015 for other VCC and frequency settings than listed in Table 30-16.
30.8.3.1
Example
Calculate the expected current consumption in idle mode with TIMER1, ADC, and SPI enabled
at VCC = 2.0V and F = 1MHz. From Table 30-16, third column, we see that we need to add
14.5% for the TIMER1, 22.1% for the ADC, and 15.7% for the SPI module. Reading from Figure
30-336 on page 510, we find that the idle current consumption is ~0.055 mA at VCC = 2.0V and F
= 1MHz. The total current consumption in idle mode with TIMER1, ADC, and SPI enabled, gives:
I CC total 0.045 mA (1 + 0.145 + 0.221 + 0.157) 0.069 mA
513
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.4
85 C
ICC (uA)
0.8
0.6
0.4
0.2
25 C
-40 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-341.ATmega328P: Power-Down Supply Current vs. VCC (Watchdog Timer Enabled)
10
9
-40 C
85 C
25 C
8
7
ICC (uA)
6
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
514
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.5
25 C
1.4
ICC (uA)
1.2
1
0.8
0.6
0.4
0.2
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
30.8.6
6MHz_res
6MHz_xtal
0.14
0.12
4MHz_res
4MHz_xtal
ICC (mA)
0.1
0.08
2MHz_res
2MHz_xtal
0.06
1MHz_res
0.04
0.02
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
515
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.7
Pin Pull-Up
Figure 30-344.ATmega328P: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 1.8 V)
60
50
IOP (uA)
40
30
20
10
25 C
85 C
-40 C
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VOP (V)
Figure 30-345.ATmega328P: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 2.7 V)
90
80
70
IOP (uA)
60
50
40
30
20
25 C
10
85 C
-40 C
0
0
0.5
1.5
2.5
VOP (V)
516
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-346.ATmega328P: I/O Pin Pull-up Resistor Current vs. Input Voltage (VCC = 5 V)
160
140
120
IOP (uA)
100
80
60
40
25 C
20
85 C
-40 C
0
0
VOP (V)
Figure 30-347.ATmega328P: Reset Pull-up Resistor Current vs. Reset Pin Voltage
(VCC = 1.8 V)
40
35
30
IRESET (uA)
25
20
15
10
25 C
85 C
-40 C
0
0
0.2
0.4
0.6
0.8
1.2
1.4
1.6
1.8
VRESET(V)
517
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-348.ATmega328P: Reset Pull-up Resistor Current vs. Reset Pin Voltage
(VCC = 2.7 V)
70
60
IRESET (uA)
50
40
30
20
25 C
10
85 C
-40 C
0
0
0.5
1.5
2.5
VRESET(V)
Figure 30-349.ATmega328P: Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5 V)
120
100
IRESET(uA)
80
60
40
25 C
20
85 C
-40 C
0
0
VRESET(V)
518
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.8
85 C
0.8
25 C
V OL (V)
0.6
-40 C
0.4
0.2
0
0
10
15
20
25
IOL (mA)
Figure 30-351.ATmega328P: I/O Pin Output Voltage vs. Sink Current (VCC = 5 V)
0.6
85 C
0.5
25 C
V OL (V)
0.4
-40 C
0.3
0.2
0.1
0
0
10
15
20
25
IOL (mA)
519
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-352.ATmega328P: I/O Pin Output Voltage vs. Source Current (Vcc = 3 V)
3.5
3
V OH (V)
2.5
-40 C
25 C
85 C
2
1.5
1
0.5
0
0
10
15
20
25
IOH (mA)
Figure 30-353.ATmega328P: I/O Pin Output Voltage vs. Source Current (VCC = 5 V)
5.1
5
4.9
V OH (V)
4.8
4.7
4.6
-40 C
4.5
25 C
4.4
85 C
4.3
0
10
15
20
25
IOH (mA)
520
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.9
-40 C
25 C
85 C
Threshold (V)
3
2.5
2
1.5
1
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-355.ATmega328P: I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
-40 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
521
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-356.ATmega328P: I/O Pin Input Hysteresis vs. VCC
0.7
-40 C
25 C
85 C
0.6
0.5
0.4
0.3
0.2
0.1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
Figure 30-357.ATmega328P: Reset Input Threshold Voltage vs. VCC (VIH, I/O Pin read as 1)
2.5
-40 C
25 C
85 C
Threshold (V)
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
522
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-358.ATmega328P: Reset Input Threshold Voltage vs. VCC (VIL, I/O Pin read as 0)
2.5
85 C
25 C
Threshold (V)
-40 C
1.5
0.5
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
0.5
0.4
0.3
0.2
-40 C
0.1
25 C
85 C
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
523
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.10
BOD Threshold
Figure 30-360.ATmega328P: BOD Thresholds vs. Temperature (BODLEVEL is 1.8 V)
1.85
1.83
Threshold (V)
1
1.81
1.79
1.77
1.75
-60
-40
-20
20
40
60
80
100
Temperature (C)
2.76
Threshold (V)
1
2.74
2.72
2.7
2.68
2.66
-60
-40
-20
20
40
60
80
100
Temperature (C)
524
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-362.ATmega328P: BOD Thresholds vs. Temperature (BODLEVEL is 4.3 V)
4.4
Threshold (V)
4.35
4.3
4.25
-60
-40
-20
20
40
60
80
100
Temperature (C)
1.136
1.134
25 C
1.132
1.13
1.128
85 C
-40 C
1.126
1.124
1.5
2.5
3.5
4.5
5.5
Vcc (V)
525
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.11
F RC (kHz)
116
115
114
113
112
2.7 V
3.3 V
4.0 V
5.5 V
111
110
109
-60
-40
-20
20
40
60
80
100
Temperature (C)
118
-40 C
F RC (kHz)
116
25 C
114
112
110
85 C
108
1.5
2.5
3.5
4.5
5.5
VCC (V)
526
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-366.ATmega328P: Calibrated 8MHz RC Oscillator Frequency vs. VCC
8.4
85 C
8.2
F RC (MHz)
25 C
8
-40 C
7.8
7.6
7.4
1.5
2.5
3.5
4.5
5.5
VCC (V)
5.0 V
8.2
3.0 V
F RC (MHz)
8.1
8
7.9
7.8
7.7
7.6
-50
-40
-30
-20
-10
10
20
30
40
50
60
70
80
90
100
Temperature (C)
527
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-368.ATmega328P: Calibrated 8MHz RC Oscillator Frequency vs. OSCCAL Value
16
85 C
25 C
14
12
-40 C
F RC (MHz)
10
8
6
4
2
0
0
16
32
48
64
80
96
112 128 144 160 176 192 208 224 240 256
OSCCAL (X1)
30.8.12
-40 C
25 C
85 C
300
ICC (uA)
250
200
150
100
50
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
528
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-370.ATmega328P: Analog Comparator Current vs. VCC
120
100
-40 C
25 C
85 C
ICC (uA)
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
85 C
25 C
-40 C
160
140
ICC (uA)
120
100
80
60
40
20
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
529
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-372.ATmega328P: Brownout Detector Current vs. VCC
30
85 C
25 C
-40 C
25
ICC (uA)
20
15
10
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
25 C
85 C
-40 C
ICC (mA)
7
6
5
4
3
2
1
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
530
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
30.8.13
5.5 V
5.0 V
4.5 V
0.1
ICC (mA)
4.0 V
3.3 V
2.7 V
0.05
1.8 V
0
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
Frequency (MHz)
5.5 V
2.5
5.0 V
4.5 V
ICC (mA)
4.0 V
1.5
1
3.3 V
2.7 V
0.5
1.8 V
0
0
10
12
14
16
18
20
Frequency (MHz)
531
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 30-376.ATmega328P: Minimum Reset Pulse width vs. VCC
1800
1600
1400
Pulsewidth (ns)
1200
1000
800
600
400
85 C
25 C
-40 C
200
0
1.5
2.5
3.5
4.5
5.5
VCC (V)
532
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
31. Register Summary
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
(0xFF)
Reserved
Page
(0xFE)
Reserved
(0xFD)
Reserved
(0xFC)
Reserved
(0xFB)
Reserved
(0xFA)
Reserved
(0xF9)
Reserved
(0xF8)
Reserved
(0xF7)
Reserved
(0xF6)
Reserved
(0xF5)
Reserved
(0xF4)
Reserved
(0xF3)
Reserved
(0xF2)
Reserved
(0xF1)
Reserved
(0xF0)
Reserved
(0xEF)
Reserved
(0xEE)
Reserved
(0xED)
Reserved
(0xEC)
Reserved
(0xEB)
Reserved
(0xEA)
Reserved
(0xE9)
Reserved
(0xE8)
Reserved
(0xE7)
Reserved
(0xE6)
Reserved
(0xE5)
Reserved
(0xE4)
Reserved
(0xE3)
Reserved
(0xE2)
Reserved
(0xE1)
Reserved
(0xE0)
Reserved
(0xDF)
Reserved
(0xDE)
Reserved
(0xDD)
Reserved
(0xDC)
Reserved
(0xDB)
Reserved
(0xDA)
Reserved
(0xD9)
Reserved
(0xD8)
Reserved
(0xD7)
Reserved
(0xD6)
Reserved
(0xD5)
Reserved
(0xD4)
Reserved
(0xD3)
Reserved
(0xD2)
Reserved
(0xD1)
Reserved
(0xD0)
Reserved
(0xCF)
Reserved
(0xCE)
Reserved
(0xCD)
Reserved
(0xCC)
Reserved
(0xCB)
Reserved
(0xCA)
Reserved
(0xC9)
Reserved
(0xC8)
Reserved
(0xC7)
Reserved
(0xC6)
UDR0
(0xC5)
UBRR0H
(0xC4)
UBRR0L
(0xC3)
Reserved
(0xC2)
UCSR0C
UMSEL01
UMSEL00
UPM01
UPM00
USBS0
UCSZ01 /UDORD0
UCSZ00 / UCPHA0
UCPOL0
(0xC1)
UCSR0B
RXCIE0
TXCIE0
UDRIE0
RXEN0
TXEN0
UCSZ02
RXB80
TXB80
202
(0xC0)
UCSR0A
RXC0
TXC0
UDRE0
FE0
DOR0
UPE0
U2X0
MPCM0
201
201
USART Baud Rate Register High
205
205
203/214
533
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
(0xBF)
Reserved
Page
(0xBE)
Reserved
(0xBD)
TWAMR
TWAM6
TWAM5
TWAM4
TWAM3
TWAM2
TWAM1
TWAM0
246
(0xBC)
TWCR
TWINT
TWEA
TWSTA
TWSTO
TWWC
TWEN
TWIE
243
(0xBB)
TWDR
(0xBA)
TWAR
TWA6
TWA5
TWA4
(0xB9)
TWSR
TWS7
TWS6
TWS5
(0xB8)
TWBR
(0xB7)
Reserved
(0xB6)
ASSR
(0xB5)
Reserved
245
TWA3
TWA2
TWA1
TWA0
TWGCE
246
TWS4
TWS3
TWPS1
TWPS0
245
243
EXCLK
AS2
TCN2UB
OCR2AUB
OCR2BUB
TCR2AUB
TCR2BUB
166
(0xB4)
OCR2B
164
(0xB3)
OCR2A
164
(0xB2)
TCNT2
(0xB1)
TCCR2B
FOC2A
FOC2B
Timer/Counter2 (8-bit)
WGM22
CS22
CS21
CS20
164
163
(0xB0)
TCCR2A
COM2A1
COM2A0
COM2B1
COM2B0
WGM21
WGM20
160
(0xAF)
Reserved
(0xAE)
Reserved
(0xAD)
Reserved
(0xAC)
Reserved
(0xAB)
Reserved
(0xAA)
Reserved
(0xA9)
Reserved
(0xA8)
Reserved
(0xA7)
Reserved
(0xA6)
Reserved
(0xA5)
Reserved
(0xA4)
Reserved
(0xA3)
Reserved
(0xA2)
Reserved
(0xA1)
Reserved
(0xA0)
Reserved
(0x9F)
Reserved
(0x9E)
Reserved
(0x9D)
Reserved
(0x9C)
Reserved
(0x9B)
Reserved
(0x9A)
Reserved
(0x99)
Reserved
(0x98)
Reserved
(0x97)
Reserved
(0x96)
Reserved
(0x95)
Reserved
(0x94)
Reserved
(0x93)
Reserved
(0x92)
Reserved
(0x91)
Reserved
(0x90)
Reserved
(0x8F)
Reserved
(0x8E)
Reserved
(0x8D)
Reserved
(0x8C)
Reserved
(0x8B)
OCR1BH
140
(0x8A)
OCR1BL
140
(0x89)
OCR1AH
140
(0x88)
OCR1AL
140
(0x87)
ICR1H
140
(0x86)
ICR1L
140
(0x85)
TCNT1H
140
(0x84)
TCNT1L
140
(0x83)
Reserved
(0x82)
TCCR1C
FOC1A
FOC1B
139
(0x81)
TCCR1B
ICNC1
ICES1
WGM13
WGM12
CS12
CS11
CS10
138
136
(0x80)
TCCR1A
COM1A1
COM1A0
COM1B1
COM1B0
WGM11
WGM10
(0x7F)
DIDR1
AIN1D
AIN0D
251
(0x7E)
DIDR0
ADC5D
ADC4D
ADC3D
ADC2D
ADC1D
ADC0D
268
534
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
(0x7D)
Reserved
(0x7C)
ADMUX
REFS1
REFS0
ADLAR
MUX3
MUX2
MUX1
MUX0
264
(0x7B)
ADCSRB
ACME
ADTS2
ADTS1
ADTS0
267
(0x7A)
ADCSRA
ADEN
ADSC
ADATE
ADIF
ADIE
ADPS2
ADPS1
ADPS0
(0x79)
ADCH
Page
265
267
(0x78)
ADCL
(0x77)
Reserved
267
(0x76)
Reserved
(0x75)
Reserved
(0x74)
Reserved
(0x73)
Reserved
(0x72)
Reserved
(0x71)
Reserved
(0x70)
TIMSK2
OCIE2B
OCIE2A
TOIE2
165
(0x6F)
TIMSK1
ICIE1
OCIE1B
OCIE1A
TOIE1
141
(0x6E)
TIMSK0
OCIE0B
OCIE0A
TOIE0
113
(0x6D)
PCMSK2
PCINT23
PCINT22
PCINT21
PCINT20
PCINT19
PCINT18
PCINT17
PCINT16
76
(0x6C)
PCMSK1
PCINT14
PCINT13
PCINT12
PCINT11
PCINT10
PCINT9
PCINT8
76
(0x6B)
PCMSK0
PCINT7
PCINT6
PCINT5
PCINT4
PCINT3
PCINT2
PCINT1
PCINT0
76
(0x6A)
Reserved
(0x69)
EICRA
ISC11
ISC10
ISC01
ISC00
(0x68)
PCICR
PCIE2
PCIE1
PCIE0
(0x67)
Reserved
(0x66)
OSCCAL
(0x65)
Reserved
(0x64)
PRR
PRTWI
PRTIM2
PRTIM0
PRTIM1
PRSPI
PRUSART0
PRADC
(0x63)
Reserved
(0x62)
Reserved
(0x61)
CLKPR
CLKPCE
CLKPS3
CLKPS2
CLKPS1
CLKPS0
38
(0x60)
WDTCSR
WDIF
WDIE
WDP3
WDCE
WDE
WDP2
WDP1
WDP0
56
0x3F (0x5F)
SREG
10
0x3E (0x5E)
SPH
(SP10) 5.
SP9
SP8
13
0x3D (0x5D)
SPL
SP7
SP6
SP5
SP4
SP3
SP2
SP1
SP0
13
0x3C (0x5C)
Reserved
0x3B (0x5B)
Reserved
0x3A (0x5A)
Reserved
0x39 (0x59)
Reserved
0x38 (0x58)
Reserved
0x37 (0x57)
SPMCSR
SPMIE
(RWWSB)5.
(RWWSRE)5.
BLBSET
PGWRT
PGERS
SELFPRGEN
0x36 (0x56)
Reserved
0x35 (0x55)
MCUCR
BODS(6)
BODSE(6)
PUD
IVSEL
IVCE
0x34 (0x54)
MCUSR
WDRF
BORF
EXTRF
PORF
56
0x33 (0x53)
SMCR
SM2
SM1
SM0
SE
41
0x32 (0x52)
Reserved
0x31 (0x51)
Reserved
0x30 (0x50)
ACSR
ACD
ACBG
ACO
ACI
ACIE
ACIC
ACIS1
ACIS0
0x2F (0x4F)
Reserved
0x2E (0x4E)
SPDR
0x2D (0x4D)
SPSR
SPIF
WCOL
SPI2X
176
0x2C (0x4C)
SPCR
SPIE
SPE
DORD
MSTR
CPOL
CPHA
SPR1
SPR0
175
0x2B (0x4B)
GPIOR2
0x2A (0x4A)
GPIOR1
0x29 (0x49)
Reserved
0x28 (0x48)
OCR0B
0x27 (0x47)
OCR0A
0x26 (0x46)
TCNT0
0x25 (0x45)
TCCR0B
FOC0A
FOC0B
WGM02
CS02
CS01
CS00
0x24 (0x44)
TCCR0A
COM0A1
COM0A0
COM0B1
COM0B0
WGM01
WGM00
0x23 (0x43)
GTCCR
TSM
PSRASY
PSRSYNC
0x22 (0x42)
EEARH
0x21 (0x41)
EEARL
22
0x20 (0x40)
EEDR
22
38
73
43
295
46/70/94
249
177
26
26
Timer/Counter0 (8-bit)
0x1F (0x3F)
EECR
0x1E (0x3E)
GPIOR0
EEPM1
EEPM0
0x1D (0x3D)
EIMSK
0x1C (0x3C)
EIFR
EERIE
145/167
22
EEMPE
EEPE
EERE
22
INT1
INT0
74
INTF1
INTF0
74
26
535
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x1B (0x3B)
PCIFR
PCIF2
PCIF1
PCIF0
0x1A (0x3A)
Reserved
0x19 (0x39)
Reserved
0x18 (0x38)
Reserved
0x17 (0x37)
TIFR2
OCF2B
OCF2A
TOV2
165
0x16 (0x36)
TIFR1
ICF1
OCF1B
OCF1A
TOV1
141
0x15 (0x35)
TIFR0
OCF0B
OCF0A
TOV0
0x14 (0x34)
Reserved
0x13 (0x33)
Reserved
0x12 (0x32)
Reserved
0x11 (0x31)
Reserved
0x10 (0x30)
Reserved
0x0F (0x2F)
Reserved
0x0E (0x2E)
Reserved
0x0D (0x2D)
Reserved
0x0C (0x2C)
Reserved
0x0B (0x2B)
PORTD
PORTD7
PORTD6
PORTD5
PORTD4
PORTD3
PORTD2
PORTD1
PORTD0
0x0A (0x2A)
DDRD
DDD7
DDD6
DDD5
DDD4
DDD3
DDD2
DDD1
DDD0
95
0x09 (0x29)
PIND
PIND7
PIND6
PIND5
PIND4
PIND3
PIND2
PIND1
PIND0
95
0x08 (0x28)
PORTC
PORTC6
PORTC5
PORTC4
PORTC3
PORTC2
PORTC1
PORTC0
94
0x07 (0x27)
DDRC
DDC6
DDC5
DDC4
DDC3
DDC2
DDC1
DDC0
94
0x06 (0x26)
PINC
PINC6
PINC5
PINC4
PINC3
PINC2
PINC1
PINC0
94
0x05 (0x25)
PORTB
PORTB7
PORTB6
PORTB5
PORTB4
PORTB3
PORTB2
PORTB1
PORTB0
94
0x04 (0x24)
DDRB
DDB7
DDB6
DDB5
DDB4
DDB3
DDB2
DDB1
DDB0
94
0x03 (0x23)
PINB
PINB7
PINB6
PINB5
PINB4
PINB3
PINB2
PINB1
PINB0
94
0x02 (0x22)
Reserved
0x01 (0x21)
Reserved
0x0 (0x20)
Reserved
Note:
Page
95
1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses
should never be written.
2. I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In these
registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI
instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The
CBI and SBI instructions work with registers 0x00 to 0x1F only.
4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 - 0x3F must be used. When addressing I/O
Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The
ATmega48A/PA/88A/PA/168A/PA/328/P is a complex microcontroller with more peripheral units than can be supported
within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 - 0xFF in
SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.
5. Only valid for ATmega88A/88PA/168A/168PA/328/328P.
6. BODS and BODSE only available for picoPower devices ATmega48PA/88PA/168PA/328P
536
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
32. Instruction Set Summary
Mnemonics
Operands
Description
Operation
Flags
#Clocks
Rd, Rr
Rd Rd + Rr
Z,C,N,V,H
ADC
Rd, Rr
Rd Rd + Rr + C
Z,C,N,V,H
ADIW
Rdl,K
Rdh:Rdl Rdh:Rdl + K
Z,C,N,V,S
SUB
Rd, Rr
Rd Rd - Rr
Z,C,N,V,H
SUBI
Rd, K
Rd Rd - K
Z,C,N,V,H
SBC
Rd, Rr
Rd Rd - Rr - C
Z,C,N,V,H
SBCI
Rd, K
Rd Rd - K - C
Z,C,N,V,H
SBIW
Rdl,K
Rdh:Rdl Rdh:Rdl - K
Z,C,N,V,S
AND
Rd, Rr
Rd Rd Rr
Z,N,V
ANDI
Rd, K
Rd Rd K
Z,N,V
OR
Rd, Rr
Logical OR Registers
Rd Rd v Rr
Z,N,V
ORI
Rd, K
Rd Rd v K
Z,N,V
EOR
Rd, Rr
Exclusive OR Registers
Rd Rd Rr
Z,N,V
COM
Rd
Ones Complement
Rd 0xFF Rd
Z,C,N,V
NEG
Rd
Twos Complement
Rd 0x00 Rd
Z,C,N,V,H
SBR
Rd,K
Rd Rd v K
Z,N,V
CBR
Rd,K
Rd Rd (0xFF - K)
Z,N,V
INC
Rd
Increment
Rd Rd + 1
Z,N,V
DEC
Rd
Decrement
Rd Rd 1
Z,N,V
TST
Rd
Rd Rd Rd
Z,N,V
CLR
Rd
Clear Register
Rd Rd Rd
Z,N,V
SER
Rd
Set Register
Rd 0xFF
None
MUL
Rd, Rr
Multiply Unsigned
R1:R0 Rd x Rr
Z,C
MULS
Rd, Rr
Multiply Signed
R1:R0 Rd x Rr
Z,C
MULSU
Rd, Rr
R1:R0 Rd x Rr
Z,C
FMUL
Rd, Rr
Z,C
FMULS
Rd, Rr
Z,C
FMULSU
Rd, Rr
Z,C
2
2
BRANCH INSTRUCTIONS
RJMP
IJMP
Relative Jump
PC PC + k + 1
None
PC Z
None
JMP(1)
Direct Jump
PC k
None
RCALL
PC PC + k + 1
None
PC Z
None
PC k
None
RET
Subroutine Return
PC STACK
None
RETI
Interrupt Return
PC STACK
if (Rd = Rr) PC PC + 2 or 3
None
ICALL
CALL(1)
CPSE
Rd,Rr
4
1/2/3
CP
Rd,Rr
Compare
Rd Rr
Z, N,V,C,H
CPC
Rd,Rr
Rd Rr C
Z, N,V,C,H
CPI
Rd,K
Rd K
Z, N,V,C,H
SBRC
Rr, b
if (Rr(b)=0) PC PC + 2 or 3
None
1/2/3
SBRS
Rr, b
if (Rr(b)=1) PC PC + 2 or 3
None
1/2/3
SBIC
P, b
if (P(b)=0) PC PC + 2 or 3
None
1/2/3
SBIS
P, b
if (P(b)=1) PC PC + 2 or 3
None
1/2/3
BRBS
s, k
None
1/2
BRBC
s, k
None
1/2
BREQ
Branch if Equal
if (Z = 1) then PC PC + k + 1
None
1/2
BRNE
if (Z = 0) then PC PC + k + 1
None
1/2
BRCS
if (C = 1) then PC PC + k + 1
None
1/2
BRCC
if (C = 0) then PC PC + k + 1
None
1/2
BRSH
if (C = 0) then PC PC + k + 1
None
1/2
BRLO
Branch if Lower
if (C = 1) then PC PC + k + 1
None
1/2
BRMI
Branch if Minus
if (N = 1) then PC PC + k + 1
None
1/2
BRPL
Branch if Plus
if (N = 0) then PC PC + k + 1
None
1/2
BRGE
if (N V= 0) then PC PC + k + 1
None
1/2
BRLT
if (N V= 1) then PC PC + k + 1
None
1/2
BRHS
if (H = 1) then PC PC + k + 1
None
1/2
BRHC
if (H = 0) then PC PC + k + 1
None
1/2
BRTS
if (T = 1) then PC PC + k + 1
None
1/2
BRTC
if (T = 0) then PC PC + k + 1
None
1/2
BRVS
if (V = 1) then PC PC + k + 1
None
1/2
BRVC
if (V = 0) then PC PC + k + 1
None
1/2
537
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Mnemonics
Operands
Description
Operation
Flags
#Clocks
BRIE
if ( I = 1) then PC PC + k + 1
None
1/2
BRID
if ( I = 0) then PC PC + k + 1
None
1/2
P,b
I/O(P,b) 1
None
CBI
P,b
I/O(P,b) 0
None
LSL
Rd
Z,C,N,V
LSR
Rd
Z,C,N,V
ROL
Rd
Rd(0)C,Rd(n+1) Rd(n),CRd(7)
Z,C,N,V
ROR
Rd
Rd(7)C,Rd(n) Rd(n+1),CRd(0)
Z,C,N,V
ASR
Rd
Z,C,N,V
SWAP
Rd
Swap Nibbles
Rd(3...0)Rd(7...4),Rd(7...4)Rd(3...0)
None
BSET
Flag Set
SREG(s) 1
SREG(s)
BCLR
Flag Clear
SREG(s) 0
SREG(s)
BST
Rr, b
T Rr(b)
BLD
Rd, b
Rd(b) T
None
SEC
Set Carry
C1
CLC
Clear Carry
C0
SEN
N1
CLN
N0
SEZ
Z1
CLZ
Z0
SEI
I1
CLI
I0
SES
S1
CLS
S0
SEV
V1
CLV
V0
SET
Set T in SREG
T1
CLT
Clear T in SREG
T0
SEH
H1
CLH
H0
Rd, Rr
Rd Rr
None
MOVW
Rd, Rr
Rd+1:Rd Rr+1:Rr
None
LDI
Rd, K
Load Immediate
Rd K
None
LD
Rd, X
Load Indirect
Rd (X)
None
LD
Rd, X+
Rd (X), X X + 1
None
LD
Rd, - X
X X - 1, Rd (X)
None
LD
Rd, Y
Load Indirect
Rd (Y)
None
LD
Rd, Y+
Rd (Y), Y Y + 1
None
LD
Rd, - Y
Y Y - 1, Rd (Y)
None
LDD
Rd,Y+q
Rd (Y + q)
None
LD
Rd, Z
Load Indirect
Rd (Z)
None
LD
Rd, Z+
Rd (Z), Z Z+1
None
LD
Rd, -Z
Z Z - 1, Rd (Z)
None
LDD
Rd, Z+q
Rd (Z + q)
None
LDS
Rd, k
Rd (k)
None
ST
X, Rr
Store Indirect
(X) Rr
None
ST
X+, Rr
(X) Rr, X X + 1
None
ST
- X, Rr
X X - 1, (X) Rr
None
ST
Y, Rr
Store Indirect
(Y) Rr
None
ST
Y+, Rr
(Y) Rr, Y Y + 1
None
ST
- Y, Rr
Y Y - 1, (Y) Rr
None
STD
Y+q,Rr
(Y + q) Rr
None
ST
Z, Rr
Store Indirect
(Z) Rr
None
ST
Z+, Rr
(Z) Rr, Z Z + 1
None
ST
-Z, Rr
Z Z - 1, (Z) Rr
None
STD
Z+q,Rr
(Z + q) Rr
None
STS
k, Rr
(k) Rr
None
R0 (Z)
None
LPM
LPM
Rd, Z
Rd (Z)
None
LPM
Rd, Z+
Rd (Z), Z Z+1
None
(Z) R1:R0
None
IN
Rd, P
In Port
Rd P
None
OUT
P, Rr
Out Port
P Rr
None
PUSH
Rr
STACK Rr
None
SPM
538
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Mnemonics
POP
Operands
Rd
Description
Pop Register from Stack
Operation
Rd STACK
Flags
#Clocks
None
No Operation
None
SLEEP
Sleep
None
WDR
BREAK
Watchdog Reset
Break
None
None
1
N/A
Note:
539
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33. Ordering Information
33.1
ATmega48A
Speed (MHz)
20(3)
Note:
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega48A-AU
ATmega48A-AUR(5)
ATmega48A-CCU
ATmega48A-CCUR(5)
ATmega48A-MMH(4)
ATmega48A-MMHR(4)(5)
ATmega48A-MU
ATmega48A-MUR(5)
ATmega48A-PU
32A
32A
32CC1
32CC1
28M1
28M1
32M1-A
32M1-A
28P3
Operational Range
Industrial
(-40C to 85C)
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Speed Grades on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
32CC1
32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA)
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
540
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.2
ATmega48PA
Speed (MHz)(3)
20
Note:
Power Supply
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega48PA-AU
ATmega48PA-AUR(5)
ATmega48PA-CCU
ATmega48PA-CCUR(5)
ATmega48PA-MMH(4)
ATmega48PA-MMHR(4)(5)
ATmega48PA-MU
ATmega48PA-MUR(5)
ATmega48PA-PU
32A
32A
32CC1
32CC1
28M1
28M1
32M1-A
32M1-A
28P3
Industrial
(-40C to 85C)
ATmega48PA-AN
ATmega48PA-ANR(4)
ATmega48PA-MMN
ATmega48PA-MMNR(4)
ATmega48PA-MN
ATmega48PA-MNR(4)
ATmega48PA-PN
32A
32A
28M1
28M1
32M1-A
32M1-A
28P3
Industrial
(-40C to 105C)
Operational Range
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also
Halide free and fully Green.
3. See Speed Grades on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
32CC1
32-ball, 4 x 4 x 0.6mm package, ball pitch 0.5mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA)
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
541
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.3
ATmega88A
Speed (MHz)
20(3)
Note:
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega88A-AU
ATmega88A-AUR(5)
ATmega88A-CCU
ATmega88A-CCUR(5)
ATmega88A-MMH(4)
ATmega88A-MMHR(4)(5)
ATmega88A-MU
ATmega88A-MUR(5)
ATmega88A-PU
32A
32A
32CC1
32CC1
28M1
28M1
32M1-A
32M1-A
28P3
Operational Range
Industrial
(-40C to 85C)
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Speed Grades on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
32CC1
32-ball, 4 x 4 x 0.6mm package, ball pitch 0.5mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA)
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
542
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.4
ATmega88PA
Speed (MHz)(3)
20
Note:
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega88PA-AU
ATmega88PA-AUR(5)
ATmega88PA-CCU
ATmega88PA-CCUR(5)
ATmega88PA-MMH(4)
ATmega88PA-MMHR(4)(5)
ATmega88PA-MU
ATmega88PA-MUR(5)
ATmega88PA-PU
32A
32A
32CC1
32CC1
28M1
28M1
32M1-A
32M1-A
28P3
Industrial
(-40C to 85C)
ATmega88PA-AN
ATmega88PA-ANR(5)
ATmega88PA-MMN
ATmega88PA-MMNR(5)
ATmega88PA-MN
ATmega88PA-MNR(5)
ATmega88PA-PN
32A
32A
28M1
28M1
32M1-A
32M1-A
28P3
Industrial
(-40C to 105C)
Operational Range
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Speed Grades on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
32CC1
32-ball, 4 x 4 x 0.6mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA)
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
543
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.5
ATmega168A
Speed (MHz)(3)
20
Note:
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega168A-AU
ATmega168A-AUR(5)
ATmega168A-CCU
ATmega168A-CCUR(5)
ATmega168A-MMH(4)
ATmega168A-MMHR(4)(5)
ATmega168A-MU
ATmega168A-MUR(5)
ATmega168A-PU
32A
32A
32CC1
32CC1
28M1
28M1
32M1-A
32M1-A
28P3
Operational Range
Industrial
(-40C to 85C)
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Speed Grades on page 322
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
32CC1
32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA)
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
544
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.6
ATmega168PA
Speed (MHz)(3)
20
20
Note:
Ordering Code(2)
Package(1)
1.8 - 5.5
ATmega168PA-AU
ATmega168PA-AUR(5)
ATmega168PA-CCU
ATmega168PA-CCUR(5)
ATmega168PA-MMH(4)
ATmega168PA-MMHR(4)(5)
ATmega168PA-MU
ATmega168PA-MUR(5)
ATmega168PA-PU
32A
32A
32CC1
32CC1
28M1
28M1
32M1-A
32M1-A
28P3
Industrial
(-40C to 85C)
1.8 - 5.5
ATmega168PA-AN
ATmega168PA-ANR(5)
ATmega168PA-MN
ATmega168PA-MNR(5)
ATmega168PA-PN
32A
32A
32M1-A
32M1-A
28P3
Industrial
(-40C to 105C)
Operational Range
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Speed Grades on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
32CC1
32-ball, 4 x 4 x 0.6mm package, ball pitch 0.5mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA)
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
545
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.7
ATmega328
Speed (MHz)
20(3)
Note:
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega328-AU
ATmega328-AUR(5)
ATmega328-MMH(4)
ATmega328-MMHR(4)(5)
ATmega328-MU
ATmega328-MUR(5)
ATmega328-PU
32A
32A
28M1
28M1
32M1-A
32M1-A
28P3
Operational Range
Industrial
(-40C to 85C)
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Figure 29-1 on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel
Package Type
32A
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
546
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
33.8
ATmega328P
Speed (MHz)(3)
20
Note:
1.8 - 5.5
Ordering Code(2)
Package(1)
ATmega328P-AU
ATmega328P-AUR(5)
ATmega328P-MMH(4)
ATmega328P-MMHR(4)(5)
ATmega328P-MU
ATmega328P-MUR(5)
ATmega328P-PU
32A
32A
28M1
28M1
32M1-A
32M1-A
28P3
Industrial
(-40C to 85C)
ATmega328P-AN
ATmega328P-ANR(5)
ATmega328P-MN
ATmega328P-MNR(5)
ATmega328P-PN
32A
32A
32M1-A
32M1-A
28P3
Industrial
(-40C to 105C)
Operational Range
1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information
and minimum quantities.
2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive).Also
Halide free and fully Green.
3. See Figure 29-1 on page 322.
4. NiPdAu Lead Finish.
5. Tape & Reel.
Package Type
32A
28M1
28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
28P3
32M1-A
32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)
547
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
34. Packaging Information
34.1
32A
PIN 1 IDENTIFIER
PIN 1
e
B
E1
D1
D
0~7
A1
A2
A
COMMON DIMENSIONS
(Unit of Measure = mm)
Notes:
1. This package conforms to JEDEC reference MS-026, Variation ABA.
2. Dimensions D1 and E1 do not include mold protrusion. Allowable
protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum
plastic body size dimensions including mold mismatch.
3. Lead coplanarity is 0.10 mm maximum.
SYMBOL
MIN
NOM
MAX
1.20
A1
0.05
0.15
A2
0.95
1.00
1.05
8.75
9.00
9.25
D1
6.90
7.00
7.10
8.75
9.00
9.25
E1
6.90
7.00
7.10
0.30
0.45
0.09
0.20
0.45
0.75
NOTE
Note 2
Note 2
0.80 TYP
2010-10-20
TITLE
32A, 32-lead, 7 x 7 mm Body Size, 1.0 mm Body Thickness,
0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)
DRAWING NO.
REV.
32A
548
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
34.2
32CC1
1 2
3 4
0.08
A
B
Pin#1 ID
C
D
SIDE VIEW
E
F
b1
A1
A
A2
TOP VIEW
E1
e
1 2
3 4
32-b
D1
COMMON DIMENSIONS
(Unit of Measure = mm)
E
D
B
A
A1 BALL CORNER
MIN
NOM
MAX
0.60
A1
0.12
SYMBOL
C
e
BOTTOM VIEW
A2
0.38 REF
0.25
b1
0.25
3.90
D1
E
0.30
0.35
4.00
4.10
2.50 BSC
3.90
4.00
4.10
E1
2.50 BSC
0.50 BSC
TITLE
32CC1, 32-ball (6 x 6 Array), 4 x 4 x 0.6 mm
package, ball pitch 0.50 mm, Ultra Thin,
Fine-Pitch Ball Grid Array (UFBGA)
NOTE
GPC
CAG
DRAWING NO.
32CC1
07/06/10
REV.
B
549
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
34.3
28M1
D
C
1
2
Pin 1 ID
SIDE VIEW
A1
TOP VIEW
A
D2
0.45
R 0.20
E2
b
SYMBOL
MIN
NOM
MAX
0.80
0.90
1.00
A1
0.00
0.02
0.05
0.17
0.22
0.27
L
e
0.4 Ref
(4x)
Note:
COMMON DIMENSIONS
(Unit of Measure = mm)
0.20 REF
3.95
4.00
4.05
D2
2.35
2.40
2.45
3.95
4.00
4.05
E2
2.35
2.40
2.45
BOTTOM VIEW
NOTE
0.45
0.35
0.40
0.45
0.00
0.08
0.20
10/24/08
Package Drawing Contact:
[email protected]
TITLE
28M1, 28-pad, 4 x 4 x 1.0 mm Body, Lead Pitch 0.45 mm,
2.4 x 2.4 mm Exposed Pad, Thermally Enhanced
Plastic Very Thin Quad Flat No Lead Package (VQFN)
GPC
ZBV
DRAWING NO.
REV.
28M1
550
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
34.4
32M1-A
D
D1
1
2
3
Pin 1 ID
E1
SIDE VIEW
TOP VIEW
A2
A3
A1
0.08 C
P
D2
1
2
3
P
Pin #1 Notch
(0.20 R)
SYMBOL
MIN
NOM
MAX
0.80
0.90
1.00
A1
0.02
0.05
A2
0.65
1.00
A3
E2
COMMON DIMENSIONS
(Unit of Measure = mm)
BOTTOM VIEW
0.20 REF
0.18
0.23
0.30
4.90
5.00
5.10
D1
4.70
4.75
4.80
D2
2.95
3.10
3.25
4.90
5.00
5.10
E1
4.70
4.75
4.80
E2
2.95
3.10
3.25
NOTE
0.50 BSC
0.30
0.40
0.50
0.60
o
12
0.20
5/25/06
TITLE
32M1-A, 32-pad, 5 x 5 x 1.0 mm Body, Lead Pitch 0.50 mm,
3.10 mm Exposed Pad, Micro Lead Frame Package (MLF)
DRAWING NO.
32M1-A
REV.
E
551
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
34.5
28P3
PIN
1
E1
SEATING PLANE
B2
B1
A1
(4 PLACES)
0 ~ 15
REF
e
E
COMMON DIMENSIONS
(Unit of Measure = mm)
SYMBOL
eB
Note:
MIN
NOM
MAX
4.5724
A1
0.508
34.544
34.798
7.620
8.255
E1
7.112
7.493
0.381
0.533
B1
1.143
1.397
B2
0.762
1.143
3.175
3.429
0.203
0.356
eB
10.160
NOTE
Note 1
Note 1
2.540 TYP
09/28/01
TITLE
28P3, 28-lead (0.300"/7.62 mm Wide) Plastic Dual
Inline Package (PDIP)
DRAWING NO.
28P3
REV.
B
552
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
35. Errata
35.1
Errata ATmega48A
The revision letter in this section refers to the revision of the ATmega48A device.
35.1.1
Rev. D
35.2
Errata ATmega48PA
The revision letter in this section refers to the revision of the ATmega48PA device.
35.2.1
Rev. D
35.3
Errata ATmega88A
The revision letter in this section refers to the revision of the ATmega88A device.
35.3.1
Rev. F
553
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
35.4
Errata ATmega88PA
The revision letter in this section refers to the revision of the ATmega88PA device.
35.4.1
Rev. F
35.5
Errata ATmega168A
The revision letter in this section refers to the revision of the ATmega168A device.
35.5.1
Rev. E
35.6
Errata ATmega168PA
The revision letter in this section refers to the revision of the ATmega168PA device.
35.6.1
Rev E
554
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
35.7
Errata ATmega328
The revision letter in this section refers to the revision of the ATmega328 device.
35.7.1
Rev D
35.7.2
Rev C
Not sampled.
35.7.3
Rev B
35.7.4
Rev A
555
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
35.8
Errata ATmega328P
The revision letter in this section refers to the revision of the ATmega328P device.
35.8.1
Rev D
35.8.2
Rev C
Not sampled.
35.8.3
Rev B
35.8.4
Rev A
556
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
36. Datasheet Revision History
Please note that the referring page numbers in this section are referred to this document. The
referring revision in this section are referring to the document revision.
36.1
1.
2.
3.
4.
5.
6.
7.
8.
98.
36.2
36.3
5.
Updated Table 9-8 with correct value for timer oscilliator at xtal2/tos2
Corrected use of SBIS instructions in assembly code examples.
Corrected BOD and BODSE bits to R/W in Section 10.11.2 on page 46, Section 12.5
on page 70 and Section 14.4 on page 94
Figures for bandgap characterization added, Figure 30-34 on page 350, Figure 30-81
on page 375, Figure 30-128 on page 400, Figure 30-175 on page 425, Figure 30-222
on page 450, Figure 30-269 on page 475, Figure 30-316 on page 500 and Figure 30363 on page 525.
Updated Packaging Information on page 548 by replacing 28M1 with a correct corresponding package.
557
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
36.4
558
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Table of Contents
Features ..................................................................................................... 1
1
Overview ................................................................................................... 5
2.1Block Diagram ...........................................................................................................5
2.2Comparison Between Processors .............................................................................6
Resources ................................................................................................. 8
i
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
9.6Calibrated Internal RC Oscillator .............................................................................34
9.7128kHz Internal Oscillator .......................................................................................35
9.8External Clock .........................................................................................................35
9.9Clock Output Buffer .................................................................................................36
9.10Timer/Counter Oscillator .......................................................................................36
9.11System Clock Prescaler ........................................................................................36
9.12Register Description ..............................................................................................38
12 Interrupts ................................................................................................ 59
12.1Interrupt Vectors in ATmega48A and ATmega48PA .............................................59
12.2Interrupt Vectors in ATmega88A and ATmega88PA .............................................61
12.3Interrupt Vectors in ATmega168A and ATmega168PA .........................................64
12.4Interrupt Vectors in ATmega328 and ATmega328P .............................................67
12.5Register Description ..............................................................................................70
ii
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
13 External Interrupts ................................................................................. 72
13.1Pin Change Interrupt Timing .................................................................................72
13.2Register Description ..............................................................................................73
14 I/O-Ports .................................................................................................. 77
14.1Overview ...............................................................................................................77
14.2Ports as General Digital I/O ...................................................................................78
14.3Alternate Port Functions ........................................................................................82
14.4Register Description ..............................................................................................94
ATmega48A/PA/88A/PA/168A/PA/328/P
18 8-bit Timer/Counter2 with PWM and Asynchronous Operation ...... 146
18.1Features ..............................................................................................................146
18.2Overview .............................................................................................................146
18.3Timer/Counter Clock Sources .............................................................................147
18.4Counter Unit ........................................................................................................147
18.5Output Compare Unit ..........................................................................................148
18.6Compare Match Output Unit ................................................................................150
18.7Modes of Operation .............................................................................................151
18.8Timer/Counter Timing Diagrams .........................................................................155
18.9Asynchronous Operation of Timer/Counter2 .......................................................157
18.10Timer/Counter Prescaler ...................................................................................158
18.11Register Description ..........................................................................................160
iv
8271DAVR05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
21.5Frame Formats ....................................................................................................208
21.6Data Transfer ......................................................................................................210
21.7AVR USART MSPIM vs. AVR SPI ......................................................................212
21.8Register Description ............................................................................................213
ATmega48A/PA/88A/PA/168A/PA/328/P
26 Self-Programming the Flash, ATmega 48A/48PA ............................. 271
26.1Overview .............................................................................................................271
26.2Addressing the Flash During Self-Programming .................................................272
26.3Register Description ............................................................................................278
ATmega48A/PA/88A/PA/168A/PA/328/P
30.2ATmega48PA Typical Characteristics .................................................................358
30.3ATmega88A Typical Characteristics ...................................................................382
30.4ATmega88PA Typical Characteristics .................................................................407
30.5ATmega168A Typical Characteristics .................................................................432
30.6ATmega168PA Typical Characteristics ...............................................................457
30.7ATmega328 Typical Characteristics ....................................................................482
30.8ATmega328P Typical Characteristics .................................................................507
ATmega48A/PA/88A/PA/168A/PA/328/P
36.1Rev. 8271D 05/11 ............................................................................................557
36.2Rev. 8271C 08/10 ............................................................................................557
36.3Rev. 8271B 04/10 .............................................................................................557
36.4Rev. 8271A 12/09 .............................................................................................558
Table of Contents....................................................................................... i
viii
8271DAVR05/11
Atmel Corporation
2325 Orchard Parkway
San Jose, CA 95131
USA
Tel: (+1)(408) 441-0311
Fax: (+1)(408) 487-2600
www.atmel.com
Atmel Japan
9F, Tonetsu Shinkawa Bldg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
JAPAN
Tel: (+81)(3) 3523-3551
Fax: (+81)(3) 3523-7581
8271DAVR05/11