System Level ESD Protection FAQ
System Level ESD Protection FAQ
System Level ESD Protection FAQ
As semiconductor manufacturers introduce new wireline transmission devices built on smaller CMOS
geometries, more circuit protection challenges are emerging. This article will explore some frequently
asked questions regarding the basics of ESD and transient voltage suppression for board level circuit
protection on dataline communication circuits.
Page 2
In contrast, at the system level you should consider an altogether different standard, IEC61000-4-2.
IEC61000-4-2 describes and models the ESD threat level encountered at the system environment, with
fully packaged ICs operating in a complete electronic system. As you might expect, to model more real
world system ESD threats, the IEC standard is a more severe ESD immunity test. IEC calls for 4 contact
test voltages for different threat levels: 2kV, 4kV, 6kV, and 8kV with peak discharge currents as high
as 30A
The JEDEC and IEC standards call for different peak pulse current levels as illustrated in the table below.
While a 2kV ESD pulse according to JEDEC is probably sufficient ESD immunity threshold for a highly
controlled manufacturing floor and insuring that an acceptable level of ICs migrate through the process
unharmed, it represents an insufficient level of protection for the system environment and should not be
used as a design guide to protect against system level ESD strikes.
IEC Level
(contact
discharge)
1
2
3
4
JEDEC
IEC 61000-4-2
ESD Voltage
JESD22-A114E
Ipp (A)
(kV)
Ipp (A)
2
4
6
8
1.33
2.67
4.00
5.33
7.5
15.0
22.5
30.0
It is important that we define clamping voltage. Clamping voltage is the voltage that will be seen by the IC
after the protection circuit has engaged the transient and clamped the voltage. You can think of this as
Semtech Corporation
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804 Web: www.semtech.com
Page 3
how well a protection device can knock down a transient voltage spike on a dataline. The TVS device
operates as a shunt element on the dataline. When a transient spike presents on the line, the TVS diode
junction breaks down in a sub-nanosecond response time to shunt the transient current away from the
protected IC and clamp the transient voltage. In Figure 1, you can see a conceptual example of ESD
voltage, in this case, being clamped to a low voltage threshold. What becomes apparent from the
diagram, is that lower clamping voltage can be related to a higher level of protection.
A closely related parameter in transient voltage suppression elements is working voltage. The working
voltage, sometimes called the reverse standoff voltage (Vrwm), is the nominal voltage below which the
TVS device presents a high impedance state and appears nearly transparent to the dataline. When the
voltage on a dataline exceeds the working voltage, as is the case during a transient, the protection begins
to clamp the voltage spike. This is not to be confused with the clamping voltage, but it is the inflection
point between a high-impedance state and a low impedance shunt element. All shunt protection devices
are non-linear I-V curve devices as illustrated Figure 2. A lower working voltage correlates to a protection
devices ability to engage to the transient more quickly. This is essential in protection circuitry as there is a
general correlation between lower working voltage and a resulting lower clamping voltage.
Semtech Corporation
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804 Web: www.semtech.com
Page 4
In addition to contributing to a lower clamping voltage, low working voltage circuit protection is also critical
for another reason, mainly the consideration of the on-chip ESD protection structures. Consider the circuit
shown in Figure 3. This diagram shows a dataline connected to a representative I/O pad at the input of a
transceiver IC. It is important that the external protection TVS device engage the transient before the onchip protection element triggers. If the on-chip ESD structure at the chip I/O responds more quickly to
the transient than the external protection component, the transceiver IC sees the initial brunt of the
transient stress. And, of course, the whole idea of our protection device is to divert that energy, or as
much as possible, away from the transceiver IC. Choosing devices with a lower working voltage is one
way to safeguard from such a scenario. There are next generation TVS devices that are achieving
remarkably low working voltages, even as low as 2.5V.
Semtech Corporation
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804 Web: www.semtech.com
Page 5
So the question of how much energy can my system interface survive? is a very good one, but not an
easy one to answer. There is no perfect way to make this determination other than to test your system to
the worst case transients expected for your operating environment. One thing is certain: the lower your
protection circuit can clamp the transient voltage, the better the protection and the more protection margin
you will have built into your system. Lowering the clamping voltage will minimize the energy that the IC
must bear during the transient. With transceiver IC geometries shrinking, its not uncommon for a few
volts of reduced clamping voltage at the peak pulse current (Ipp) to protect an IC from latch-up, system
upset, degradation, or, worse, catastrophic transceiver damage. But, to understand the limits for your
system interface, theres no substitute for testing your system.
5. How should I think about placing the TVS component for optimal
board layout?
Semtech Corporation
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804 Web: www.semtech.com
Page 6
A good layout is very critical for transient protection performance. When you are dealing with a fast rise
time transient, like ESD, taming the initial transient spike is highly dependent upon the quality of the PCB
layout. Even a very good protection circuit may not overcome a poor layout. Here are some things to
consider when you go to layout with your external protection solution.
Place TVS components near the interface connector, when possible. This will help suppress the
energy at the entry point of your PCB and will reduce the secondary effects possible from
radiated emissions from the ESD event.
Minimize parasitic inductance by running shorter trace length from the TVS device to the
protected I/O line. Considering that the rise time of a simulated ESD event is 1ns, a 30A pulse
(IEC 61000-4-2) on a 1nH series inductance trace can raise the clamping voltage of the device by
30V.
When possible, make ground connections from the TVS device directly to the ground plane. If
vias are required, multiple vias to the ground plane are suitable.
On high-speed digital signals, the capacitance of the TVS device becomes an important
consideration. To preserve signal integrity, select devices that will present minimal capacitive
loading without sacrificing clamping performance.
RJ 45
1
2
3
4
5
6
7
8
Gigabit
Ethernet
PHY
When available, use flow-through packages on high speed interfaces. These packages allow for
placing the protection component directly over the PCB differential pair. This eliminates stubs and
unnecessary bends in the traces, which helps preserve signal quality. Figure 4 shows an example
of how flow-through packages can be implemented.
Semtech Corporation
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804 Web: www.semtech.com
Page 7
Todays systems are more vulnerable to transient threats than ever before. By giving attention to a clean
layout and careful selection of low-clamping voltage TVS components, you can insure that your system is
adequately safeguarded against electrical transient threats.
Semtech and the Semtech logo are marks of Semtech Corporation. All other marks belong to their respective owner.
Semtech Corporation
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804 Web: www.semtech.com